Home | History | Annotate | Line # | Download | only in dts
      1      1.1  jmcneill /*
      2      1.1  jmcneill  * Copyright (C) 2015, 2016 Zodiac Inflight Innovations
      3      1.1  jmcneill  *
      4      1.1  jmcneill  * Based on an original 'vf610-twr.dts' which is Copyright 2015,
      5      1.1  jmcneill  * Freescale Semiconductor, Inc.
      6      1.1  jmcneill  *
      7      1.1  jmcneill  * This file is dual-licensed: you can use it either under the terms
      8      1.1  jmcneill  * of the GPL or the X11 license, at your option. Note that this dual
      9      1.1  jmcneill  * licensing only applies to this file, and not this project as a
     10      1.1  jmcneill  * whole.
     11      1.1  jmcneill  *
     12      1.1  jmcneill  *  a) This file is free software; you can redistribute it and/or
     13      1.1  jmcneill  *     modify it under the terms of the GNU General Public License
     14      1.1  jmcneill  *     version 2 as published by the Free Software Foundation.
     15      1.1  jmcneill  *
     16      1.1  jmcneill  *     This file is distributed in the hope that it will be useful,
     17      1.1  jmcneill  *     but WITHOUT ANY WARRANTY; without even the implied warranty of
     18      1.1  jmcneill  *     MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
     19      1.1  jmcneill  *     GNU General Public License for more details.
     20      1.1  jmcneill  *
     21      1.1  jmcneill  * Or, alternatively,
     22      1.1  jmcneill  *
     23      1.1  jmcneill  *  b) Permission is hereby granted, free of charge, to any person
     24      1.1  jmcneill  *     obtaining a copy of this software and associated documentation
     25      1.1  jmcneill  *     files (the "Software"), to deal in the Software without
     26      1.1  jmcneill  *     restriction, including without limitation the rights to use,
     27      1.1  jmcneill  *     copy, modify, merge, publish, distribute, sublicense, and/or
     28      1.1  jmcneill  *     sell copies of the Software, and to permit persons to whom the
     29      1.1  jmcneill  *     Software is furnished to do so, subject to the following
     30      1.1  jmcneill  *     conditions:
     31      1.1  jmcneill  *
     32      1.1  jmcneill  *     The above copyright notice and this permission notice shall be
     33      1.1  jmcneill  *     included in all copies or substantial portions of the Software.
     34      1.1  jmcneill  *
     35      1.1  jmcneill  *     THE SOFTWARE IS PROVIDED , WITHOUT WARRANTY OF ANY KIND,
     36      1.1  jmcneill  *     EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
     37      1.1  jmcneill  *     OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
     38      1.1  jmcneill  *     NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
     39      1.1  jmcneill  *     HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
     40      1.1  jmcneill  *     WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
     41      1.1  jmcneill  *     FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
     42      1.1  jmcneill  *     OTHER DEALINGS IN THE SOFTWARE.
     43      1.1  jmcneill  */
     44      1.1  jmcneill 
     45      1.1  jmcneill #include "vf610.dtsi"
     46      1.1  jmcneill 
     47      1.1  jmcneill / {
     48      1.1  jmcneill 	chosen {
     49      1.1  jmcneill 		stdout-path = "serial0:115200n8";
     50      1.1  jmcneill 	};
     51      1.1  jmcneill 
     52  1.1.1.3  jmcneill 	memory@80000000 {
     53  1.1.1.5  jmcneill 		device_type = "memory";
     54      1.1  jmcneill 		reg = <0x80000000 0x20000000>;
     55      1.1  jmcneill 	};
     56      1.1  jmcneill 
     57      1.1  jmcneill 	gpio-leds {
     58      1.1  jmcneill 		compatible = "gpio-leds";
     59      1.1  jmcneill 		pinctrl-0 = <&pinctrl_leds_debug>;
     60      1.1  jmcneill 		pinctrl-names = "default";
     61      1.1  jmcneill 
     62      1.1  jmcneill 		debug {
     63      1.1  jmcneill 			label = "zii:green:debug1";
     64      1.1  jmcneill 			gpios = <&gpio2 10 GPIO_ACTIVE_HIGH>;
     65      1.1  jmcneill 			linux,default-trigger = "heartbeat";
     66      1.1  jmcneill 		};
     67      1.1  jmcneill 	};
     68      1.1  jmcneill 
     69      1.1  jmcneill 	reg_vcc_3v3_mcu: regulator-vcc-3v3-mcu {
     70      1.1  jmcneill 		compatible = "regulator-fixed";
     71      1.1  jmcneill 		regulator-name = "vcc_3v3_mcu";
     72      1.1  jmcneill 		regulator-min-microvolt = <3300000>;
     73      1.1  jmcneill 		regulator-max-microvolt = <3300000>;
     74      1.1  jmcneill 	};
     75      1.1  jmcneill 
     76      1.1  jmcneill 	usb0_vbus: regulator-usb0-vbus {
     77      1.1  jmcneill 		compatible = "regulator-fixed";
     78      1.1  jmcneill 		pinctrl-0 = <&pinctrl_usb_vbus>;
     79      1.1  jmcneill 		regulator-name = "usb_vbus";
     80      1.1  jmcneill 		regulator-min-microvolt = <5000000>;
     81      1.1  jmcneill 		regulator-max-microvolt = <5000000>;
     82      1.1  jmcneill 		enable-active-high;
     83      1.1  jmcneill 		regulator-always-on;
     84      1.1  jmcneill 		regulator-boot-on;
     85      1.1  jmcneill 		gpio = <&gpio0 6 0>;
     86      1.1  jmcneill 	};
     87  1.1.1.7  jmcneill 
     88  1.1.1.7  jmcneill 	supply-voltage-monitor {
     89  1.1.1.7  jmcneill 		compatible = "iio-hwmon";
     90  1.1.1.7  jmcneill 		io-channels = <&adc0 8>, /* VCC_1V5 */
     91  1.1.1.7  jmcneill 			      <&adc0 9>, /* VCC_1V8 */
     92  1.1.1.7  jmcneill 			      <&adc1 8>, /* VCC_1V0 */
     93  1.1.1.7  jmcneill 			      <&adc1 9>; /* VCC_1V2 */
     94  1.1.1.7  jmcneill 	};
     95      1.1  jmcneill };
     96      1.1  jmcneill 
     97      1.1  jmcneill &adc0 {
     98      1.1  jmcneill 	pinctrl-names = "default";
     99      1.1  jmcneill 	pinctrl-0 = <&pinctrl_adc0_ad5>;
    100      1.1  jmcneill 	vref-supply = <&reg_vcc_3v3_mcu>;
    101      1.1  jmcneill 	status = "okay";
    102      1.1  jmcneill };
    103      1.1  jmcneill 
    104      1.1  jmcneill &edma0 {
    105      1.1  jmcneill 	status = "okay";
    106      1.1  jmcneill };
    107      1.1  jmcneill 
    108  1.1.1.3  jmcneill &edma1 {
    109  1.1.1.3  jmcneill 	status = "okay";
    110  1.1.1.3  jmcneill };
    111  1.1.1.3  jmcneill 
    112      1.1  jmcneill &esdhc1 {
    113      1.1  jmcneill 	pinctrl-names = "default";
    114      1.1  jmcneill 	pinctrl-0 = <&pinctrl_esdhc1>;
    115      1.1  jmcneill 	bus-width = <4>;
    116      1.1  jmcneill 	status = "okay";
    117      1.1  jmcneill };
    118      1.1  jmcneill 
    119      1.1  jmcneill &fec0 {
    120      1.1  jmcneill 	phy-mode = "rmii";
    121      1.1  jmcneill 	pinctrl-names = "default";
    122      1.1  jmcneill 	pinctrl-0 = <&pinctrl_fec0>;
    123      1.1  jmcneill 	status = "okay";
    124      1.1  jmcneill };
    125      1.1  jmcneill 
    126      1.1  jmcneill &fec1 {
    127      1.1  jmcneill 	phy-mode = "rmii";
    128      1.1  jmcneill 	pinctrl-names = "default";
    129      1.1  jmcneill 	pinctrl-0 = <&pinctrl_fec1>;
    130      1.1  jmcneill 	status = "okay";
    131      1.1  jmcneill 
    132      1.1  jmcneill 	fixed-link {
    133      1.1  jmcneill 		   speed = <100>;
    134      1.1  jmcneill 		   full-duplex;
    135      1.1  jmcneill 	};
    136      1.1  jmcneill 
    137      1.1  jmcneill 	mdio1: mdio {
    138      1.1  jmcneill 		#address-cells = <1>;
    139      1.1  jmcneill 		#size-cells = <0>;
    140  1.1.1.7  jmcneill 		clock-frequency = <12500000>;
    141  1.1.1.7  jmcneill 		suppress-preamble;
    142      1.1  jmcneill 		status = "okay";
    143      1.1  jmcneill 	};
    144      1.1  jmcneill };
    145      1.1  jmcneill 
    146      1.1  jmcneill &i2c0 {
    147      1.1  jmcneill 	clock-frequency = <100000>;
    148      1.1  jmcneill 	pinctrl-names = "default", "gpio";
    149      1.1  jmcneill 	pinctrl-0 = <&pinctrl_i2c0>;
    150      1.1  jmcneill 	pinctrl-1 = <&pinctrl_i2c0_gpio>;
    151  1.1.1.6     skrll 	scl-gpios = <&gpio1 4 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
    152      1.1  jmcneill 	sda-gpios = <&gpio1 5 GPIO_ACTIVE_HIGH>;
    153      1.1  jmcneill 	status = "okay";
    154      1.1  jmcneill 
    155      1.1  jmcneill 	lm75@48 {
    156      1.1  jmcneill 		compatible = "national,lm75";
    157      1.1  jmcneill 		reg = <0x48>;
    158      1.1  jmcneill 	};
    159      1.1  jmcneill 
    160  1.1.1.6     skrll 	eeprom@50 {
    161      1.1  jmcneill 		compatible = "atmel,24c04";
    162      1.1  jmcneill 		reg = <0x50>;
    163      1.1  jmcneill 	};
    164      1.1  jmcneill 
    165  1.1.1.6     skrll 	eeprom@52 {
    166      1.1  jmcneill 		compatible = "atmel,24c04";
    167      1.1  jmcneill 		reg = <0x52>;
    168      1.1  jmcneill 	};
    169      1.1  jmcneill 
    170      1.1  jmcneill 	ds1682@6b {
    171      1.1  jmcneill 		compatible = "dallas,ds1682";
    172      1.1  jmcneill 		reg = <0x6b>;
    173      1.1  jmcneill 	};
    174      1.1  jmcneill };
    175      1.1  jmcneill 
    176      1.1  jmcneill &i2c1 {
    177      1.1  jmcneill 	clock-frequency = <100000>;
    178      1.1  jmcneill 	pinctrl-names = "default";
    179      1.1  jmcneill 	pinctrl-0 = <&pinctrl_i2c1>;
    180      1.1  jmcneill 	status = "okay";
    181      1.1  jmcneill };
    182      1.1  jmcneill 
    183      1.1  jmcneill &i2c2 {
    184      1.1  jmcneill 	clock-frequency = <100000>;
    185      1.1  jmcneill 	pinctrl-names = "default";
    186      1.1  jmcneill 	pinctrl-0 = <&pinctrl_i2c2>;
    187      1.1  jmcneill 	status = "okay";
    188      1.1  jmcneill };
    189      1.1  jmcneill 
    190  1.1.1.6     skrll &qspi0 {
    191  1.1.1.6     skrll 	pinctrl-names = "default";
    192  1.1.1.6     skrll 	pinctrl-0 = <&pinctrl_qspi0>;
    193  1.1.1.6     skrll 	status = "okay";
    194  1.1.1.6     skrll 
    195  1.1.1.6     skrll 	/*
    196  1.1.1.6     skrll 	 * Attached MT25QL02 can go up to 90Mhz in DTR and 166 in STR
    197  1.1.1.6     skrll 	 * modes, so, spi-max-frequency is limited to 90MHz
    198  1.1.1.6     skrll 	 */
    199  1.1.1.6     skrll 	flash@0 {
    200  1.1.1.6     skrll 		compatible = "jedec,spi-nor";
    201  1.1.1.6     skrll 		#address-cells = <1>;
    202  1.1.1.6     skrll 		#size-cells = <1>;
    203  1.1.1.6     skrll 		spi-max-frequency = <90000000>;
    204  1.1.1.6     skrll 		spi-rx-bus-width = <4>;
    205  1.1.1.6     skrll 		reg = <0>;
    206  1.1.1.6     skrll 		m25p,fast-read;
    207  1.1.1.6     skrll 	};
    208  1.1.1.6     skrll 
    209  1.1.1.6     skrll 	flash@2 {
    210  1.1.1.6     skrll 		compatible = "jedec,spi-nor";
    211  1.1.1.6     skrll 		#address-cells = <1>;
    212  1.1.1.6     skrll 		#size-cells = <1>;
    213  1.1.1.6     skrll 		spi-max-frequency = <90000000>;
    214  1.1.1.6     skrll 		spi-rx-bus-width = <4>;
    215  1.1.1.6     skrll 		reg = <2>;
    216  1.1.1.6     skrll 		m25p,fast-read;
    217  1.1.1.6     skrll 	};
    218  1.1.1.6     skrll };
    219  1.1.1.6     skrll 
    220      1.1  jmcneill &uart0 {
    221      1.1  jmcneill 	pinctrl-names = "default";
    222      1.1  jmcneill 	pinctrl-0 = <&pinctrl_uart0>;
    223      1.1  jmcneill 	status = "okay";
    224      1.1  jmcneill };
    225      1.1  jmcneill 
    226      1.1  jmcneill &uart1 {
    227      1.1  jmcneill 	pinctrl-names = "default";
    228      1.1  jmcneill 	pinctrl-0 = <&pinctrl_uart1>;
    229      1.1  jmcneill 	status = "okay";
    230      1.1  jmcneill };
    231      1.1  jmcneill 
    232      1.1  jmcneill &uart2 {
    233      1.1  jmcneill 	pinctrl-names = "default";
    234      1.1  jmcneill 	pinctrl-0 = <&pinctrl_uart2>;
    235      1.1  jmcneill 	status = "okay";
    236      1.1  jmcneill };
    237      1.1  jmcneill 
    238      1.1  jmcneill &usbdev0 {
    239      1.1  jmcneill 	disable-over-current;
    240      1.1  jmcneill 	vbus-supply = <&usb0_vbus>;
    241      1.1  jmcneill 	dr_mode = "host";
    242      1.1  jmcneill 	status = "okay";
    243      1.1  jmcneill };
    244      1.1  jmcneill 
    245      1.1  jmcneill &usbh1 {
    246      1.1  jmcneill 	disable-over-current;
    247      1.1  jmcneill 	status = "okay";
    248      1.1  jmcneill };
    249      1.1  jmcneill 
    250      1.1  jmcneill &usbmisc0 {
    251      1.1  jmcneill 	status = "okay";
    252      1.1  jmcneill };
    253      1.1  jmcneill 
    254      1.1  jmcneill &usbmisc1 {
    255      1.1  jmcneill 	status = "okay";
    256      1.1  jmcneill };
    257      1.1  jmcneill 
    258      1.1  jmcneill &usbphy0 {
    259      1.1  jmcneill 	status = "okay";
    260      1.1  jmcneill };
    261      1.1  jmcneill 
    262      1.1  jmcneill &usbphy1 {
    263      1.1  jmcneill 	status = "okay";
    264      1.1  jmcneill };
    265      1.1  jmcneill 
    266  1.1.1.4  jmcneill &tempsensor {
    267  1.1.1.4  jmcneill 	io-channels = <&adc0 16>;
    268  1.1.1.4  jmcneill };
    269  1.1.1.4  jmcneill 
    270      1.1  jmcneill &iomuxc {
    271      1.1  jmcneill 	pinctrl_adc0_ad5: adc0ad5grp {
    272      1.1  jmcneill 		fsl,pins = <
    273      1.1  jmcneill 			VF610_PAD_PTC30__ADC0_SE5	0x00a1
    274      1.1  jmcneill 		>;
    275      1.1  jmcneill 	};
    276      1.1  jmcneill 
    277      1.1  jmcneill 	pinctrl_dspi0: dspi0grp {
    278      1.1  jmcneill 		fsl,pins = <
    279      1.1  jmcneill 			VF610_PAD_PTB18__DSPI0_CS1	0x1182
    280      1.1  jmcneill 			VF610_PAD_PTB19__DSPI0_CS0	0x1182
    281      1.1  jmcneill 			VF610_PAD_PTB20__DSPI0_SIN	0x1181
    282      1.1  jmcneill 			VF610_PAD_PTB21__DSPI0_SOUT	0x1182
    283      1.1  jmcneill 			VF610_PAD_PTB22__DSPI0_SCK	0x1182
    284      1.1  jmcneill 		>;
    285      1.1  jmcneill 	};
    286      1.1  jmcneill 
    287      1.1  jmcneill 	pinctrl_dspi2: dspi2grp {
    288      1.1  jmcneill 		fsl,pins = <
    289      1.1  jmcneill 			VF610_PAD_PTD31__DSPI2_CS1	0x1182
    290      1.1  jmcneill 			VF610_PAD_PTD30__DSPI2_CS0	0x1182
    291      1.1  jmcneill 			VF610_PAD_PTD29__DSPI2_SIN	0x1181
    292      1.1  jmcneill 			VF610_PAD_PTD28__DSPI2_SOUT	0x1182
    293      1.1  jmcneill 			VF610_PAD_PTD27__DSPI2_SCK	0x1182
    294      1.1  jmcneill 		>;
    295      1.1  jmcneill 	};
    296      1.1  jmcneill 
    297      1.1  jmcneill 	pinctrl_esdhc1: esdhc1grp {
    298      1.1  jmcneill 		fsl,pins = <
    299      1.1  jmcneill 			VF610_PAD_PTA24__ESDHC1_CLK	0x31ef
    300      1.1  jmcneill 			VF610_PAD_PTA25__ESDHC1_CMD	0x31ef
    301      1.1  jmcneill 			VF610_PAD_PTA26__ESDHC1_DAT0	0x31ef
    302      1.1  jmcneill 			VF610_PAD_PTA27__ESDHC1_DAT1	0x31ef
    303      1.1  jmcneill 			VF610_PAD_PTA28__ESDHC1_DATA2	0x31ef
    304      1.1  jmcneill 			VF610_PAD_PTA29__ESDHC1_DAT3	0x31ef
    305      1.1  jmcneill 			VF610_PAD_PTA7__GPIO_134	0x219d
    306      1.1  jmcneill 		>;
    307      1.1  jmcneill 	};
    308      1.1  jmcneill 
    309      1.1  jmcneill 	pinctrl_fec0: fec0grp {
    310      1.1  jmcneill 		fsl,pins = <
    311      1.1  jmcneill 			VF610_PAD_PTC0__ENET_RMII0_MDC	0x30d2
    312      1.1  jmcneill 			VF610_PAD_PTC1__ENET_RMII0_MDIO	0x30d3
    313      1.1  jmcneill 			VF610_PAD_PTC2__ENET_RMII0_CRS	0x30d1
    314      1.1  jmcneill 			VF610_PAD_PTC3__ENET_RMII0_RXD1	0x30d1
    315      1.1  jmcneill 			VF610_PAD_PTC4__ENET_RMII0_RXD0	0x30d1
    316      1.1  jmcneill 			VF610_PAD_PTC5__ENET_RMII0_RXER	0x30d1
    317      1.1  jmcneill 			VF610_PAD_PTC6__ENET_RMII0_TXD1	0x30d2
    318      1.1  jmcneill 			VF610_PAD_PTC7__ENET_RMII0_TXD0	0x30d2
    319      1.1  jmcneill 			VF610_PAD_PTC8__ENET_RMII0_TXEN	0x30d2
    320      1.1  jmcneill 		>;
    321      1.1  jmcneill 	};
    322      1.1  jmcneill 
    323      1.1  jmcneill 	pinctrl_fec1: fec1grp {
    324      1.1  jmcneill 		fsl,pins = <
    325      1.1  jmcneill 			VF610_PAD_PTA6__RMII_CLKIN		0x30d1
    326      1.1  jmcneill 			VF610_PAD_PTC9__ENET_RMII1_MDC		0x30d2
    327      1.1  jmcneill 			VF610_PAD_PTC10__ENET_RMII1_MDIO	0x30d3
    328      1.1  jmcneill 			VF610_PAD_PTC11__ENET_RMII1_CRS		0x30d1
    329      1.1  jmcneill 			VF610_PAD_PTC12__ENET_RMII1_RXD1	0x30d1
    330      1.1  jmcneill 			VF610_PAD_PTC13__ENET_RMII1_RXD0	0x30d1
    331      1.1  jmcneill 			VF610_PAD_PTC14__ENET_RMII1_RXER	0x30d1
    332      1.1  jmcneill 			VF610_PAD_PTC15__ENET_RMII1_TXD1	0x30d2
    333      1.1  jmcneill 			VF610_PAD_PTC16__ENET_RMII1_TXD0	0x30d2
    334      1.1  jmcneill 			VF610_PAD_PTC17__ENET_RMII1_TXEN	0x30d2
    335      1.1  jmcneill 		>;
    336      1.1  jmcneill 	};
    337      1.1  jmcneill 
    338      1.1  jmcneill 	pinctrl_gpio_spi0: pinctrl-gpio-spi0 {
    339      1.1  jmcneill 		fsl,pins = <
    340      1.1  jmcneill 			VF610_PAD_PTB22__GPIO_44	0x33e2
    341      1.1  jmcneill 			VF610_PAD_PTB21__GPIO_43	0x33e2
    342      1.1  jmcneill 			VF610_PAD_PTB20__GPIO_42	0x33e1
    343      1.1  jmcneill 			VF610_PAD_PTB19__GPIO_41	0x33e2
    344      1.1  jmcneill 			VF610_PAD_PTB18__GPIO_40	0x33e2
    345      1.1  jmcneill 		>;
    346      1.1  jmcneill 	};
    347      1.1  jmcneill 
    348  1.1.1.2  jmcneill 	pinctrl_gpio_switch0: pinctrl-gpio-switch0 {
    349  1.1.1.2  jmcneill 		fsl,pins = <
    350  1.1.1.2  jmcneill 			VF610_PAD_PTB5__GPIO_27		0x219d
    351  1.1.1.2  jmcneill 		>;
    352  1.1.1.2  jmcneill 	};
    353  1.1.1.2  jmcneill 
    354  1.1.1.2  jmcneill 	pinctrl_gpio_switch1: pinctrl-gpio-switch1 {
    355  1.1.1.2  jmcneill 		fsl,pins = <
    356  1.1.1.2  jmcneill 			VF610_PAD_PTB4__GPIO_26		0x219d
    357  1.1.1.2  jmcneill 		>;
    358  1.1.1.2  jmcneill 	};
    359  1.1.1.2  jmcneill 
    360      1.1  jmcneill 	pinctrl_i2c_mux_reset: pinctrl-i2c-mux-reset {
    361      1.1  jmcneill 		fsl,pins = <
    362      1.1  jmcneill 			 VF610_PAD_PTE14__GPIO_119	0x31c2
    363      1.1  jmcneill 			 >;
    364      1.1  jmcneill 	};
    365      1.1  jmcneill 
    366      1.1  jmcneill 	pinctrl_i2c0: i2c0grp {
    367      1.1  jmcneill 		fsl,pins = <
    368      1.1  jmcneill 			VF610_PAD_PTB14__I2C0_SCL	0x37ff
    369      1.1  jmcneill 			VF610_PAD_PTB15__I2C0_SDA	0x37ff
    370      1.1  jmcneill 		>;
    371      1.1  jmcneill 	};
    372      1.1  jmcneill 
    373      1.1  jmcneill 	pinctrl_i2c0_gpio: i2c0grp-gpio {
    374      1.1  jmcneill 		fsl,pins = <
    375      1.1  jmcneill 			VF610_PAD_PTB14__GPIO_36	0x31c2
    376      1.1  jmcneill 			VF610_PAD_PTB15__GPIO_37	0x31c2
    377      1.1  jmcneill 		>;
    378      1.1  jmcneill 	};
    379      1.1  jmcneill 
    380      1.1  jmcneill 
    381      1.1  jmcneill 	pinctrl_i2c1: i2c1grp {
    382      1.1  jmcneill 		fsl,pins = <
    383      1.1  jmcneill 			VF610_PAD_PTB16__I2C1_SCL	0x37ff
    384      1.1  jmcneill 			VF610_PAD_PTB17__I2C1_SDA	0x37ff
    385      1.1  jmcneill 		>;
    386      1.1  jmcneill 	};
    387      1.1  jmcneill 
    388      1.1  jmcneill 	pinctrl_i2c2: i2c2grp {
    389      1.1  jmcneill 		fsl,pins = <
    390      1.1  jmcneill 			VF610_PAD_PTA22__I2C2_SCL	0x37ff
    391      1.1  jmcneill 			VF610_PAD_PTA23__I2C2_SDA	0x37ff
    392      1.1  jmcneill 		>;
    393      1.1  jmcneill 	};
    394      1.1  jmcneill 
    395      1.1  jmcneill 	pinctrl_leds_debug: pinctrl-leds-debug {
    396      1.1  jmcneill 		fsl,pins = <
    397      1.1  jmcneill 			 VF610_PAD_PTD20__GPIO_74	0x31c2
    398      1.1  jmcneill 			 >;
    399      1.1  jmcneill 	};
    400      1.1  jmcneill 
    401      1.1  jmcneill 	pinctrl_qspi0: qspi0grp {
    402      1.1  jmcneill 		fsl,pins = <
    403  1.1.1.6     skrll 			VF610_PAD_PTD0__QSPI0_A_QSCK	0x38c2
    404  1.1.1.6     skrll 			VF610_PAD_PTD1__QSPI0_A_CS0	0x38c2
    405  1.1.1.6     skrll 			VF610_PAD_PTD2__QSPI0_A_DATA3	0x38c3
    406  1.1.1.6     skrll 			VF610_PAD_PTD3__QSPI0_A_DATA2	0x38c3
    407  1.1.1.6     skrll 			VF610_PAD_PTD4__QSPI0_A_DATA1	0x38c3
    408  1.1.1.6     skrll 			VF610_PAD_PTD5__QSPI0_A_DATA0	0x38c3
    409  1.1.1.6     skrll 			VF610_PAD_PTD7__QSPI0_B_QSCK	0x38c2
    410  1.1.1.6     skrll 			VF610_PAD_PTD8__QSPI0_B_CS0	0x38c2
    411  1.1.1.6     skrll 			VF610_PAD_PTD9__QSPI0_B_DATA3	0x38c3
    412  1.1.1.6     skrll 			VF610_PAD_PTD10__QSPI0_B_DATA2	0x38c3
    413  1.1.1.6     skrll 			VF610_PAD_PTD11__QSPI0_B_DATA1	0x38c3
    414  1.1.1.6     skrll 			VF610_PAD_PTD12__QSPI0_B_DATA0	0x38c3
    415      1.1  jmcneill 		>;
    416      1.1  jmcneill 	};
    417      1.1  jmcneill 
    418      1.1  jmcneill 	pinctrl_uart0: uart0grp {
    419      1.1  jmcneill 		fsl,pins = <
    420      1.1  jmcneill 			VF610_PAD_PTB10__UART0_TX	0x21a2
    421      1.1  jmcneill 			VF610_PAD_PTB11__UART0_RX	0x21a1
    422      1.1  jmcneill 		>;
    423      1.1  jmcneill 	};
    424      1.1  jmcneill 
    425      1.1  jmcneill 	pinctrl_uart1: uart1grp {
    426      1.1  jmcneill 		fsl,pins = <
    427      1.1  jmcneill 			VF610_PAD_PTB23__UART1_TX	0x21a2
    428      1.1  jmcneill 			VF610_PAD_PTB24__UART1_RX	0x21a1
    429      1.1  jmcneill 		>;
    430      1.1  jmcneill 	};
    431      1.1  jmcneill 
    432      1.1  jmcneill 	pinctrl_uart2: uart2grp {
    433      1.1  jmcneill 		fsl,pins = <
    434  1.1.1.6     skrll 			VF610_PAD_PTD23__UART2_TX	0x21a2
    435  1.1.1.6     skrll 			VF610_PAD_PTD22__UART2_RX	0x21a1
    436      1.1  jmcneill 		>;
    437      1.1  jmcneill 	};
    438      1.1  jmcneill 
    439      1.1  jmcneill 	pinctrl_usb_vbus: pinctrl-usb-vbus {
    440      1.1  jmcneill 		fsl,pins = <
    441      1.1  jmcneill 			VF610_PAD_PTA16__GPIO_6	0x31c2
    442      1.1  jmcneill 		>;
    443      1.1  jmcneill 	};
    444      1.1  jmcneill 
    445      1.1  jmcneill 	pinctrl_usb0_host: usb0-host-grp {
    446      1.1  jmcneill 		fsl,pins = <
    447      1.1  jmcneill 			VF610_PAD_PTD6__GPIO_85		0x0062
    448      1.1  jmcneill 		>;
    449      1.1  jmcneill 	};
    450      1.1  jmcneill };
    451