11.1Sjmcneill/* $NetBSD: hi3559av100-clock.h,v 1.1.1.1 2021/11/07 16:50:00 jmcneill Exp $ */ 21.1Sjmcneill 31.1Sjmcneill/* SPDX-License-Identifier: GPL-2.0-or-later or BSD-2-Clause */ 41.1Sjmcneill/* 51.1Sjmcneill * Copyright (c) 2019-2020, Huawei Tech. Co., Ltd. 61.1Sjmcneill * 71.1Sjmcneill * Author: Dongjiu Geng <gengdongjiu@huawei.com> 81.1Sjmcneill */ 91.1Sjmcneill 101.1Sjmcneill#ifndef __DTS_HI3559AV100_CLOCK_H 111.1Sjmcneill#define __DTS_HI3559AV100_CLOCK_H 121.1Sjmcneill 131.1Sjmcneill/* fixed rate */ 141.1Sjmcneill#define HI3559AV100_FIXED_1188M 1 151.1Sjmcneill#define HI3559AV100_FIXED_1000M 2 161.1Sjmcneill#define HI3559AV100_FIXED_842M 3 171.1Sjmcneill#define HI3559AV100_FIXED_792M 4 181.1Sjmcneill#define HI3559AV100_FIXED_750M 5 191.1Sjmcneill#define HI3559AV100_FIXED_710M 6 201.1Sjmcneill#define HI3559AV100_FIXED_680M 7 211.1Sjmcneill#define HI3559AV100_FIXED_667M 8 221.1Sjmcneill#define HI3559AV100_FIXED_631M 9 231.1Sjmcneill#define HI3559AV100_FIXED_600M 10 241.1Sjmcneill#define HI3559AV100_FIXED_568M 11 251.1Sjmcneill#define HI3559AV100_FIXED_500M 12 261.1Sjmcneill#define HI3559AV100_FIXED_475M 13 271.1Sjmcneill#define HI3559AV100_FIXED_428M 14 281.1Sjmcneill#define HI3559AV100_FIXED_400M 15 291.1Sjmcneill#define HI3559AV100_FIXED_396M 16 301.1Sjmcneill#define HI3559AV100_FIXED_300M 17 311.1Sjmcneill#define HI3559AV100_FIXED_250M 18 321.1Sjmcneill#define HI3559AV100_FIXED_198M 19 331.1Sjmcneill#define HI3559AV100_FIXED_187p5M 20 341.1Sjmcneill#define HI3559AV100_FIXED_150M 21 351.1Sjmcneill#define HI3559AV100_FIXED_148p5M 22 361.1Sjmcneill#define HI3559AV100_FIXED_125M 23 371.1Sjmcneill#define HI3559AV100_FIXED_107M 24 381.1Sjmcneill#define HI3559AV100_FIXED_100M 25 391.1Sjmcneill#define HI3559AV100_FIXED_99M 26 401.1Sjmcneill#define HI3559AV100_FIXED_74p25M 27 411.1Sjmcneill#define HI3559AV100_FIXED_72M 28 421.1Sjmcneill#define HI3559AV100_FIXED_60M 29 431.1Sjmcneill#define HI3559AV100_FIXED_54M 30 441.1Sjmcneill#define HI3559AV100_FIXED_50M 31 451.1Sjmcneill#define HI3559AV100_FIXED_49p5M 32 461.1Sjmcneill#define HI3559AV100_FIXED_37p125M 33 471.1Sjmcneill#define HI3559AV100_FIXED_36M 34 481.1Sjmcneill#define HI3559AV100_FIXED_32p4M 35 491.1Sjmcneill#define HI3559AV100_FIXED_27M 36 501.1Sjmcneill#define HI3559AV100_FIXED_25M 37 511.1Sjmcneill#define HI3559AV100_FIXED_24M 38 521.1Sjmcneill#define HI3559AV100_FIXED_12M 39 531.1Sjmcneill#define HI3559AV100_FIXED_3M 40 541.1Sjmcneill#define HI3559AV100_FIXED_1p6M 41 551.1Sjmcneill#define HI3559AV100_FIXED_400K 42 561.1Sjmcneill#define HI3559AV100_FIXED_100K 43 571.1Sjmcneill#define HI3559AV100_FIXED_200M 44 581.1Sjmcneill#define HI3559AV100_FIXED_75M 75 591.1Sjmcneill 601.1Sjmcneill#define HI3559AV100_I2C0_CLK 50 611.1Sjmcneill#define HI3559AV100_I2C1_CLK 51 621.1Sjmcneill#define HI3559AV100_I2C2_CLK 52 631.1Sjmcneill#define HI3559AV100_I2C3_CLK 53 641.1Sjmcneill#define HI3559AV100_I2C4_CLK 54 651.1Sjmcneill#define HI3559AV100_I2C5_CLK 55 661.1Sjmcneill#define HI3559AV100_I2C6_CLK 56 671.1Sjmcneill#define HI3559AV100_I2C7_CLK 57 681.1Sjmcneill#define HI3559AV100_I2C8_CLK 58 691.1Sjmcneill#define HI3559AV100_I2C9_CLK 59 701.1Sjmcneill#define HI3559AV100_I2C10_CLK 60 711.1Sjmcneill#define HI3559AV100_I2C11_CLK 61 721.1Sjmcneill 731.1Sjmcneill#define HI3559AV100_SPI0_CLK 62 741.1Sjmcneill#define HI3559AV100_SPI1_CLK 63 751.1Sjmcneill#define HI3559AV100_SPI2_CLK 64 761.1Sjmcneill#define HI3559AV100_SPI3_CLK 65 771.1Sjmcneill#define HI3559AV100_SPI4_CLK 66 781.1Sjmcneill#define HI3559AV100_SPI5_CLK 67 791.1Sjmcneill#define HI3559AV100_SPI6_CLK 68 801.1Sjmcneill 811.1Sjmcneill#define HI3559AV100_EDMAC_CLK 69 821.1Sjmcneill#define HI3559AV100_EDMAC_AXICLK 70 831.1Sjmcneill#define HI3559AV100_EDMAC1_CLK 71 841.1Sjmcneill#define HI3559AV100_EDMAC1_AXICLK 72 851.1Sjmcneill#define HI3559AV100_VDMAC_CLK 73 861.1Sjmcneill 871.1Sjmcneill/* mux clocks */ 881.1Sjmcneill#define HI3559AV100_FMC_MUX 80 891.1Sjmcneill#define HI3559AV100_SYSAPB_MUX 81 901.1Sjmcneill#define HI3559AV100_UART_MUX 82 911.1Sjmcneill#define HI3559AV100_SYSBUS_MUX 83 921.1Sjmcneill#define HI3559AV100_A73_MUX 84 931.1Sjmcneill#define HI3559AV100_MMC0_MUX 85 941.1Sjmcneill#define HI3559AV100_MMC1_MUX 86 951.1Sjmcneill#define HI3559AV100_MMC2_MUX 87 961.1Sjmcneill#define HI3559AV100_MMC3_MUX 88 971.1Sjmcneill 981.1Sjmcneill/* gate clocks */ 991.1Sjmcneill#define HI3559AV100_FMC_CLK 90 1001.1Sjmcneill#define HI3559AV100_UART0_CLK 91 1011.1Sjmcneill#define HI3559AV100_UART1_CLK 92 1021.1Sjmcneill#define HI3559AV100_UART2_CLK 93 1031.1Sjmcneill#define HI3559AV100_UART3_CLK 94 1041.1Sjmcneill#define HI3559AV100_UART4_CLK 95 1051.1Sjmcneill#define HI3559AV100_MMC0_CLK 96 1061.1Sjmcneill#define HI3559AV100_MMC1_CLK 97 1071.1Sjmcneill#define HI3559AV100_MMC2_CLK 98 1081.1Sjmcneill#define HI3559AV100_MMC3_CLK 99 1091.1Sjmcneill 1101.1Sjmcneill#define HI3559AV100_ETH_CLK 100 1111.1Sjmcneill#define HI3559AV100_ETH_MACIF_CLK 101 1121.1Sjmcneill#define HI3559AV100_ETH1_CLK 102 1131.1Sjmcneill#define HI3559AV100_ETH1_MACIF_CLK 103 1141.1Sjmcneill 1151.1Sjmcneill/* complex */ 1161.1Sjmcneill#define HI3559AV100_MAC0_CLK 110 1171.1Sjmcneill#define HI3559AV100_MAC1_CLK 111 1181.1Sjmcneill#define HI3559AV100_SATA_CLK 112 1191.1Sjmcneill#define HI3559AV100_USB_CLK 113 1201.1Sjmcneill#define HI3559AV100_USB1_CLK 114 1211.1Sjmcneill 1221.1Sjmcneill/* pll clocks */ 1231.1Sjmcneill#define HI3559AV100_APLL_CLK 250 1241.1Sjmcneill#define HI3559AV100_GPLL_CLK 251 1251.1Sjmcneill 1261.1Sjmcneill#define HI3559AV100_CRG_NR_CLKS 256 1271.1Sjmcneill 1281.1Sjmcneill#define HI3559AV100_SHUB_SOURCE_SOC_24M 0 1291.1Sjmcneill#define HI3559AV100_SHUB_SOURCE_SOC_200M 1 1301.1Sjmcneill#define HI3559AV100_SHUB_SOURCE_SOC_300M 2 1311.1Sjmcneill#define HI3559AV100_SHUB_SOURCE_PLL 3 1321.1Sjmcneill#define HI3559AV100_SHUB_SOURCE_CLK 4 1331.1Sjmcneill 1341.1Sjmcneill#define HI3559AV100_SHUB_I2C0_CLK 10 1351.1Sjmcneill#define HI3559AV100_SHUB_I2C1_CLK 11 1361.1Sjmcneill#define HI3559AV100_SHUB_I2C2_CLK 12 1371.1Sjmcneill#define HI3559AV100_SHUB_I2C3_CLK 13 1381.1Sjmcneill#define HI3559AV100_SHUB_I2C4_CLK 14 1391.1Sjmcneill#define HI3559AV100_SHUB_I2C5_CLK 15 1401.1Sjmcneill#define HI3559AV100_SHUB_I2C6_CLK 16 1411.1Sjmcneill#define HI3559AV100_SHUB_I2C7_CLK 17 1421.1Sjmcneill 1431.1Sjmcneill#define HI3559AV100_SHUB_SPI_SOURCE_CLK 20 1441.1Sjmcneill#define HI3559AV100_SHUB_SPI4_SOURCE_CLK 21 1451.1Sjmcneill#define HI3559AV100_SHUB_SPI0_CLK 22 1461.1Sjmcneill#define HI3559AV100_SHUB_SPI1_CLK 23 1471.1Sjmcneill#define HI3559AV100_SHUB_SPI2_CLK 24 1481.1Sjmcneill#define HI3559AV100_SHUB_SPI3_CLK 25 1491.1Sjmcneill#define HI3559AV100_SHUB_SPI4_CLK 26 1501.1Sjmcneill 1511.1Sjmcneill#define HI3559AV100_SHUB_UART_CLK_32K 30 1521.1Sjmcneill#define HI3559AV100_SHUB_UART_SOURCE_CLK 31 1531.1Sjmcneill#define HI3559AV100_SHUB_UART_DIV_CLK 32 1541.1Sjmcneill#define HI3559AV100_SHUB_UART0_CLK 33 1551.1Sjmcneill#define HI3559AV100_SHUB_UART1_CLK 34 1561.1Sjmcneill#define HI3559AV100_SHUB_UART2_CLK 35 1571.1Sjmcneill#define HI3559AV100_SHUB_UART3_CLK 36 1581.1Sjmcneill#define HI3559AV100_SHUB_UART4_CLK 37 1591.1Sjmcneill#define HI3559AV100_SHUB_UART5_CLK 38 1601.1Sjmcneill#define HI3559AV100_SHUB_UART6_CLK 39 1611.1Sjmcneill 1621.1Sjmcneill#define HI3559AV100_SHUB_EDMAC_CLK 40 1631.1Sjmcneill 1641.1Sjmcneill#define HI3559AV100_SHUB_NR_CLKS 50 1651.1Sjmcneill 1661.1Sjmcneill#endif /* __DTS_HI3559AV100_CLOCK_H */ 1671.1Sjmcneill 168