Home | History | Annotate | Line # | Download | only in clock
imx6sl-clock.h revision 1.1.1.2
      1 /*	$NetBSD: imx6sl-clock.h,v 1.1.1.2 2019/01/22 14:57:01 jmcneill Exp $	*/
      2 
      3 /*
      4  * Copyright 2013 Freescale Semiconductor, Inc.
      5  *
      6  * This program is free software; you can redistribute it and/or modify
      7  * it under the terms of the GNU General Public License version 2 as
      8  * published by the Free Software Foundation.
      9  *
     10  */
     11 
     12 #ifndef __DT_BINDINGS_CLOCK_IMX6SL_H
     13 #define __DT_BINDINGS_CLOCK_IMX6SL_H
     14 
     15 #define IMX6SL_CLK_DUMMY		0
     16 #define IMX6SL_CLK_CKIL			1
     17 #define IMX6SL_CLK_OSC			2
     18 #define IMX6SL_CLK_PLL1_SYS		3
     19 #define IMX6SL_CLK_PLL2_BUS		4
     20 #define IMX6SL_CLK_PLL3_USB_OTG		5
     21 #define IMX6SL_CLK_PLL4_AUDIO		6
     22 #define IMX6SL_CLK_PLL5_VIDEO		7
     23 #define IMX6SL_CLK_PLL6_ENET		8
     24 #define IMX6SL_CLK_PLL7_USB_HOST	9
     25 #define IMX6SL_CLK_USBPHY1		10
     26 #define IMX6SL_CLK_USBPHY2		11
     27 #define IMX6SL_CLK_USBPHY1_GATE		12
     28 #define IMX6SL_CLK_USBPHY2_GATE		13
     29 #define IMX6SL_CLK_PLL4_POST_DIV	14
     30 #define IMX6SL_CLK_PLL5_POST_DIV	15
     31 #define IMX6SL_CLK_PLL5_VIDEO_DIV	16
     32 #define IMX6SL_CLK_ENET_REF		17
     33 #define IMX6SL_CLK_PLL2_PFD0		18
     34 #define IMX6SL_CLK_PLL2_PFD1		19
     35 #define IMX6SL_CLK_PLL2_PFD2		20
     36 #define IMX6SL_CLK_PLL3_PFD0		21
     37 #define IMX6SL_CLK_PLL3_PFD1		22
     38 #define IMX6SL_CLK_PLL3_PFD2		23
     39 #define IMX6SL_CLK_PLL3_PFD3		24
     40 #define IMX6SL_CLK_PLL2_198M		25
     41 #define IMX6SL_CLK_PLL3_120M		26
     42 #define IMX6SL_CLK_PLL3_80M		27
     43 #define IMX6SL_CLK_PLL3_60M		28
     44 #define IMX6SL_CLK_STEP			29
     45 #define IMX6SL_CLK_PLL1_SW		30
     46 #define IMX6SL_CLK_OCRAM_ALT_SEL	31
     47 #define IMX6SL_CLK_OCRAM_SEL		32
     48 #define IMX6SL_CLK_PRE_PERIPH2_SEL	33
     49 #define IMX6SL_CLK_PRE_PERIPH_SEL	34
     50 #define IMX6SL_CLK_PERIPH2_CLK2_SEL	35
     51 #define IMX6SL_CLK_PERIPH_CLK2_SEL	36
     52 #define IMX6SL_CLK_CSI_SEL		37
     53 #define IMX6SL_CLK_LCDIF_AXI_SEL	38
     54 #define IMX6SL_CLK_USDHC1_SEL		39
     55 #define IMX6SL_CLK_USDHC2_SEL		40
     56 #define IMX6SL_CLK_USDHC3_SEL		41
     57 #define IMX6SL_CLK_USDHC4_SEL		42
     58 #define IMX6SL_CLK_SSI1_SEL		43
     59 #define IMX6SL_CLK_SSI2_SEL		44
     60 #define IMX6SL_CLK_SSI3_SEL		45
     61 #define IMX6SL_CLK_PERCLK_SEL		46
     62 #define IMX6SL_CLK_PXP_AXI_SEL		47
     63 #define IMX6SL_CLK_EPDC_AXI_SEL		48
     64 #define IMX6SL_CLK_GPU2D_OVG_SEL	49
     65 #define IMX6SL_CLK_GPU2D_SEL		50
     66 #define IMX6SL_CLK_LCDIF_PIX_SEL	51
     67 #define IMX6SL_CLK_EPDC_PIX_SEL		52
     68 #define IMX6SL_CLK_SPDIF0_SEL		53
     69 #define IMX6SL_CLK_SPDIF1_SEL		54
     70 #define IMX6SL_CLK_EXTERN_AUDIO_SEL	55
     71 #define IMX6SL_CLK_ECSPI_SEL		56
     72 #define IMX6SL_CLK_UART_SEL		57
     73 #define IMX6SL_CLK_PERIPH		58
     74 #define IMX6SL_CLK_PERIPH2		59
     75 #define IMX6SL_CLK_OCRAM_PODF		60
     76 #define IMX6SL_CLK_PERIPH_CLK2_PODF	61
     77 #define IMX6SL_CLK_PERIPH2_CLK2_PODF	62
     78 #define IMX6SL_CLK_IPG			63
     79 #define IMX6SL_CLK_CSI_PODF		64
     80 #define IMX6SL_CLK_LCDIF_AXI_PODF	65
     81 #define IMX6SL_CLK_USDHC1_PODF		66
     82 #define IMX6SL_CLK_USDHC2_PODF		67
     83 #define IMX6SL_CLK_USDHC3_PODF		68
     84 #define IMX6SL_CLK_USDHC4_PODF		69
     85 #define IMX6SL_CLK_SSI1_PRED		70
     86 #define IMX6SL_CLK_SSI1_PODF		71
     87 #define IMX6SL_CLK_SSI2_PRED		72
     88 #define IMX6SL_CLK_SSI2_PODF		73
     89 #define IMX6SL_CLK_SSI3_PRED		74
     90 #define IMX6SL_CLK_SSI3_PODF		75
     91 #define IMX6SL_CLK_PERCLK		76
     92 #define IMX6SL_CLK_PXP_AXI_PODF		77
     93 #define IMX6SL_CLK_EPDC_AXI_PODF	78
     94 #define IMX6SL_CLK_GPU2D_OVG_PODF	79
     95 #define IMX6SL_CLK_GPU2D_PODF		80
     96 #define IMX6SL_CLK_LCDIF_PIX_PRED	81
     97 #define IMX6SL_CLK_EPDC_PIX_PRED	82
     98 #define IMX6SL_CLK_LCDIF_PIX_PODF	83
     99 #define IMX6SL_CLK_EPDC_PIX_PODF	84
    100 #define IMX6SL_CLK_SPDIF0_PRED		85
    101 #define IMX6SL_CLK_SPDIF0_PODF		86
    102 #define IMX6SL_CLK_SPDIF1_PRED		87
    103 #define IMX6SL_CLK_SPDIF1_PODF		88
    104 #define IMX6SL_CLK_EXTERN_AUDIO_PRED	89
    105 #define IMX6SL_CLK_EXTERN_AUDIO_PODF	90
    106 #define IMX6SL_CLK_ECSPI_ROOT		91
    107 #define IMX6SL_CLK_UART_ROOT		92
    108 #define IMX6SL_CLK_AHB			93
    109 #define IMX6SL_CLK_MMDC_ROOT		94
    110 #define IMX6SL_CLK_ARM			95
    111 #define IMX6SL_CLK_ECSPI1		96
    112 #define IMX6SL_CLK_ECSPI2		97
    113 #define IMX6SL_CLK_ECSPI3		98
    114 #define IMX6SL_CLK_ECSPI4		99
    115 #define IMX6SL_CLK_EPIT1		100
    116 #define IMX6SL_CLK_EPIT2		101
    117 #define IMX6SL_CLK_EXTERN_AUDIO		102
    118 #define IMX6SL_CLK_GPT			103
    119 #define IMX6SL_CLK_GPT_SERIAL		104
    120 #define IMX6SL_CLK_GPU2D_OVG		105
    121 #define IMX6SL_CLK_I2C1			106
    122 #define IMX6SL_CLK_I2C2			107
    123 #define IMX6SL_CLK_I2C3			108
    124 #define IMX6SL_CLK_OCOTP		109
    125 #define IMX6SL_CLK_CSI			110
    126 #define IMX6SL_CLK_PXP_AXI		111
    127 #define IMX6SL_CLK_EPDC_AXI		112
    128 #define IMX6SL_CLK_LCDIF_AXI		113
    129 #define IMX6SL_CLK_LCDIF_PIX		114
    130 #define IMX6SL_CLK_EPDC_PIX		115
    131 #define IMX6SL_CLK_OCRAM		116
    132 #define IMX6SL_CLK_PWM1			117
    133 #define IMX6SL_CLK_PWM2			118
    134 #define IMX6SL_CLK_PWM3			119
    135 #define IMX6SL_CLK_PWM4			120
    136 #define IMX6SL_CLK_SDMA			121
    137 #define IMX6SL_CLK_SPDIF		122
    138 #define IMX6SL_CLK_SSI1			123
    139 #define IMX6SL_CLK_SSI2			124
    140 #define IMX6SL_CLK_SSI3			125
    141 #define IMX6SL_CLK_UART			126
    142 #define IMX6SL_CLK_UART_SERIAL		127
    143 #define IMX6SL_CLK_USBOH3		128
    144 #define IMX6SL_CLK_USDHC1		129
    145 #define IMX6SL_CLK_USDHC2		130
    146 #define IMX6SL_CLK_USDHC3		131
    147 #define IMX6SL_CLK_USDHC4		132
    148 #define IMX6SL_CLK_PLL4_AUDIO_DIV	133
    149 #define IMX6SL_CLK_SPBA			134
    150 #define IMX6SL_CLK_ENET			135
    151 #define IMX6SL_CLK_LVDS1_SEL		136
    152 #define IMX6SL_CLK_LVDS1_OUT		137
    153 #define IMX6SL_CLK_LVDS1_IN		138
    154 #define IMX6SL_CLK_ANACLK1		139
    155 #define IMX6SL_PLL1_BYPASS_SRC		140
    156 #define IMX6SL_PLL2_BYPASS_SRC		141
    157 #define IMX6SL_PLL3_BYPASS_SRC		142
    158 #define IMX6SL_PLL4_BYPASS_SRC		143
    159 #define IMX6SL_PLL5_BYPASS_SRC		144
    160 #define IMX6SL_PLL6_BYPASS_SRC		145
    161 #define IMX6SL_PLL7_BYPASS_SRC		146
    162 #define IMX6SL_CLK_PLL1			147
    163 #define IMX6SL_CLK_PLL2			148
    164 #define IMX6SL_CLK_PLL3			149
    165 #define IMX6SL_CLK_PLL4			150
    166 #define IMX6SL_CLK_PLL5			151
    167 #define IMX6SL_CLK_PLL6			152
    168 #define IMX6SL_CLK_PLL7			153
    169 #define IMX6SL_PLL1_BYPASS		154
    170 #define IMX6SL_PLL2_BYPASS		155
    171 #define IMX6SL_PLL3_BYPASS		156
    172 #define IMX6SL_PLL4_BYPASS		157
    173 #define IMX6SL_PLL5_BYPASS		158
    174 #define IMX6SL_PLL6_BYPASS		159
    175 #define IMX6SL_PLL7_BYPASS		160
    176 #define IMX6SL_CLK_SSI1_IPG		161
    177 #define IMX6SL_CLK_SSI2_IPG		162
    178 #define IMX6SL_CLK_SSI3_IPG		163
    179 #define IMX6SL_CLK_SPDIF_GCLK		164
    180 #define IMX6SL_CLK_MMDC_P0_IPG		165
    181 #define IMX6SL_CLK_MMDC_P1_IPG		166
    182 #define IMX6SL_CLK_END			167
    183 
    184 #endif /* __DT_BINDINGS_CLOCK_IMX6SL_H */
    185