11.1Sskrll/* $NetBSD: ingenic,jz4760-cgu.h,v 1.1.1.1 2026/01/18 05:21:31 skrll Exp $ */ 21.1Sskrll 31.1Sskrll/* SPDX-License-Identifier: GPL-2.0 */ 41.1Sskrll/* 51.1Sskrll * This header provides clock numbers for the ingenic,jz4760-cgu DT binding. 61.1Sskrll */ 71.1Sskrll 81.1Sskrll#ifndef __DT_BINDINGS_CLOCK_JZ4760_CGU_H__ 91.1Sskrll#define __DT_BINDINGS_CLOCK_JZ4760_CGU_H__ 101.1Sskrll 111.1Sskrll#define JZ4760_CLK_EXT 0 121.1Sskrll#define JZ4760_CLK_OSC32K 1 131.1Sskrll#define JZ4760_CLK_PLL0 2 141.1Sskrll#define JZ4760_CLK_PLL0_HALF 3 151.1Sskrll#define JZ4760_CLK_PLL1 4 161.1Sskrll#define JZ4760_CLK_CCLK 5 171.1Sskrll#define JZ4760_CLK_HCLK 6 181.1Sskrll#define JZ4760_CLK_SCLK 7 191.1Sskrll#define JZ4760_CLK_H2CLK 8 201.1Sskrll#define JZ4760_CLK_MCLK 9 211.1Sskrll#define JZ4760_CLK_PCLK 10 221.1Sskrll#define JZ4760_CLK_MMC_MUX 11 231.1Sskrll#define JZ4760_CLK_MMC0 12 241.1Sskrll#define JZ4760_CLK_MMC1 13 251.1Sskrll#define JZ4760_CLK_MMC2 14 261.1Sskrll#define JZ4760_CLK_CIM 15 271.1Sskrll#define JZ4760_CLK_UHC 16 281.1Sskrll#define JZ4760_CLK_GPU 17 291.1Sskrll#define JZ4760_CLK_GPS 18 301.1Sskrll#define JZ4760_CLK_SSI_MUX 19 311.1Sskrll#define JZ4760_CLK_PCM 20 321.1Sskrll#define JZ4760_CLK_I2S 21 331.1Sskrll#define JZ4760_CLK_OTG 22 341.1Sskrll#define JZ4760_CLK_SSI0 23 351.1Sskrll#define JZ4760_CLK_SSI1 24 361.1Sskrll#define JZ4760_CLK_SSI2 25 371.1Sskrll#define JZ4760_CLK_DMA 26 381.1Sskrll#define JZ4760_CLK_I2C0 27 391.1Sskrll#define JZ4760_CLK_I2C1 28 401.1Sskrll#define JZ4760_CLK_UART0 29 411.1Sskrll#define JZ4760_CLK_UART1 30 421.1Sskrll#define JZ4760_CLK_UART2 31 431.1Sskrll#define JZ4760_CLK_UART3 32 441.1Sskrll#define JZ4760_CLK_IPU 33 451.1Sskrll#define JZ4760_CLK_ADC 34 461.1Sskrll#define JZ4760_CLK_AIC 35 471.1Sskrll#define JZ4760_CLK_VPU 36 481.1Sskrll#define JZ4760_CLK_UHC_PHY 37 491.1Sskrll#define JZ4760_CLK_OTG_PHY 38 501.1Sskrll#define JZ4760_CLK_EXT512 39 511.1Sskrll#define JZ4760_CLK_RTC 40 521.1Sskrll#define JZ4760_CLK_LPCLK_DIV 41 531.1Sskrll#define JZ4760_CLK_TVE 42 541.1Sskrll#define JZ4760_CLK_LPCLK 43 551.1Sskrll#define JZ4760_CLK_MDMA 44 561.1Sskrll#define JZ4760_CLK_BDMA 45 571.1Sskrll 581.1Sskrll#endif /* __DT_BINDINGS_CLOCK_JZ4760_CGU_H__ */ 59