1 1.1 jmcneill /* $NetBSD: jz4740-cgu.h,v 1.1.1.3 2020/01/03 14:33:06 skrll Exp $ */ 2 1.1 jmcneill 3 1.1.1.2 jmcneill /* SPDX-License-Identifier: GPL-2.0 */ 4 1.1 jmcneill /* 5 1.1 jmcneill * This header provides clock numbers for the ingenic,jz4740-cgu DT binding. 6 1.1 jmcneill * 7 1.1 jmcneill * They are roughly ordered as: 8 1.1 jmcneill * - external clocks 9 1.1 jmcneill * - PLLs 10 1.1 jmcneill * - muxes/dividers in the order they appear in the jz4740 programmers manual 11 1.1 jmcneill * - gates in order of their bit in the CLKGR* registers 12 1.1 jmcneill */ 13 1.1 jmcneill 14 1.1 jmcneill #ifndef __DT_BINDINGS_CLOCK_JZ4740_CGU_H__ 15 1.1 jmcneill #define __DT_BINDINGS_CLOCK_JZ4740_CGU_H__ 16 1.1 jmcneill 17 1.1 jmcneill #define JZ4740_CLK_EXT 0 18 1.1 jmcneill #define JZ4740_CLK_RTC 1 19 1.1 jmcneill #define JZ4740_CLK_PLL 2 20 1.1 jmcneill #define JZ4740_CLK_PLL_HALF 3 21 1.1 jmcneill #define JZ4740_CLK_CCLK 4 22 1.1 jmcneill #define JZ4740_CLK_HCLK 5 23 1.1 jmcneill #define JZ4740_CLK_PCLK 6 24 1.1 jmcneill #define JZ4740_CLK_MCLK 7 25 1.1 jmcneill #define JZ4740_CLK_LCD 8 26 1.1 jmcneill #define JZ4740_CLK_LCD_PCLK 9 27 1.1 jmcneill #define JZ4740_CLK_I2S 10 28 1.1 jmcneill #define JZ4740_CLK_SPI 11 29 1.1 jmcneill #define JZ4740_CLK_MMC 12 30 1.1 jmcneill #define JZ4740_CLK_UHC 13 31 1.1 jmcneill #define JZ4740_CLK_UDC 14 32 1.1 jmcneill #define JZ4740_CLK_UART0 15 33 1.1 jmcneill #define JZ4740_CLK_UART1 16 34 1.1 jmcneill #define JZ4740_CLK_DMA 17 35 1.1 jmcneill #define JZ4740_CLK_IPU 18 36 1.1 jmcneill #define JZ4740_CLK_ADC 19 37 1.1 jmcneill #define JZ4740_CLK_I2C 20 38 1.1 jmcneill #define JZ4740_CLK_AIC 21 39 1.1.1.3 skrll #define JZ4740_CLK_TCU 22 40 1.1 jmcneill 41 1.1 jmcneill #endif /* __DT_BINDINGS_CLOCK_JZ4740_CGU_H__ */ 42