1 /* $NetBSD: jz4740-cgu.h,v 1.1.1.1.6.2 2017/08/28 17:53:00 skrll Exp $ */ 2 3 /* 4 * This header provides clock numbers for the ingenic,jz4740-cgu DT binding. 5 * 6 * They are roughly ordered as: 7 * - external clocks 8 * - PLLs 9 * - muxes/dividers in the order they appear in the jz4740 programmers manual 10 * - gates in order of their bit in the CLKGR* registers 11 */ 12 13 #ifndef __DT_BINDINGS_CLOCK_JZ4740_CGU_H__ 14 #define __DT_BINDINGS_CLOCK_JZ4740_CGU_H__ 15 16 #define JZ4740_CLK_EXT 0 17 #define JZ4740_CLK_RTC 1 18 #define JZ4740_CLK_PLL 2 19 #define JZ4740_CLK_PLL_HALF 3 20 #define JZ4740_CLK_CCLK 4 21 #define JZ4740_CLK_HCLK 5 22 #define JZ4740_CLK_PCLK 6 23 #define JZ4740_CLK_MCLK 7 24 #define JZ4740_CLK_LCD 8 25 #define JZ4740_CLK_LCD_PCLK 9 26 #define JZ4740_CLK_I2S 10 27 #define JZ4740_CLK_SPI 11 28 #define JZ4740_CLK_MMC 12 29 #define JZ4740_CLK_UHC 13 30 #define JZ4740_CLK_UDC 14 31 #define JZ4740_CLK_UART0 15 32 #define JZ4740_CLK_UART1 16 33 #define JZ4740_CLK_DMA 17 34 #define JZ4740_CLK_IPU 18 35 #define JZ4740_CLK_ADC 19 36 #define JZ4740_CLK_I2C 20 37 #define JZ4740_CLK_AIC 21 38 39 #endif /* __DT_BINDINGS_CLOCK_JZ4740_CGU_H__ */ 40