1 1.1 jmcneill /* $NetBSD: jz4760-cgu.h,v 1.1.1.1 2021/11/07 16:50:00 jmcneill Exp $ */ 2 1.1 jmcneill 3 1.1 jmcneill /* SPDX-License-Identifier: GPL-2.0 */ 4 1.1 jmcneill /* 5 1.1 jmcneill * This header provides clock numbers for the ingenic,jz4760-cgu DT binding. 6 1.1 jmcneill */ 7 1.1 jmcneill 8 1.1 jmcneill #ifndef __DT_BINDINGS_CLOCK_JZ4760_CGU_H__ 9 1.1 jmcneill #define __DT_BINDINGS_CLOCK_JZ4760_CGU_H__ 10 1.1 jmcneill 11 1.1 jmcneill #define JZ4760_CLK_EXT 0 12 1.1 jmcneill #define JZ4760_CLK_OSC32K 1 13 1.1 jmcneill #define JZ4760_CLK_PLL0 2 14 1.1 jmcneill #define JZ4760_CLK_PLL0_HALF 3 15 1.1 jmcneill #define JZ4760_CLK_PLL1 4 16 1.1 jmcneill #define JZ4760_CLK_CCLK 5 17 1.1 jmcneill #define JZ4760_CLK_HCLK 6 18 1.1 jmcneill #define JZ4760_CLK_SCLK 7 19 1.1 jmcneill #define JZ4760_CLK_H2CLK 8 20 1.1 jmcneill #define JZ4760_CLK_MCLK 9 21 1.1 jmcneill #define JZ4760_CLK_PCLK 10 22 1.1 jmcneill #define JZ4760_CLK_MMC_MUX 11 23 1.1 jmcneill #define JZ4760_CLK_MMC0 12 24 1.1 jmcneill #define JZ4760_CLK_MMC1 13 25 1.1 jmcneill #define JZ4760_CLK_MMC2 14 26 1.1 jmcneill #define JZ4760_CLK_CIM 15 27 1.1 jmcneill #define JZ4760_CLK_UHC 16 28 1.1 jmcneill #define JZ4760_CLK_GPU 17 29 1.1 jmcneill #define JZ4760_CLK_GPS 18 30 1.1 jmcneill #define JZ4760_CLK_SSI_MUX 19 31 1.1 jmcneill #define JZ4760_CLK_PCM 20 32 1.1 jmcneill #define JZ4760_CLK_I2S 21 33 1.1 jmcneill #define JZ4760_CLK_OTG 22 34 1.1 jmcneill #define JZ4760_CLK_SSI0 23 35 1.1 jmcneill #define JZ4760_CLK_SSI1 24 36 1.1 jmcneill #define JZ4760_CLK_SSI2 25 37 1.1 jmcneill #define JZ4760_CLK_DMA 26 38 1.1 jmcneill #define JZ4760_CLK_I2C0 27 39 1.1 jmcneill #define JZ4760_CLK_I2C1 28 40 1.1 jmcneill #define JZ4760_CLK_UART0 29 41 1.1 jmcneill #define JZ4760_CLK_UART1 30 42 1.1 jmcneill #define JZ4760_CLK_UART2 31 43 1.1 jmcneill #define JZ4760_CLK_UART3 32 44 1.1 jmcneill #define JZ4760_CLK_IPU 33 45 1.1 jmcneill #define JZ4760_CLK_ADC 34 46 1.1 jmcneill #define JZ4760_CLK_AIC 35 47 1.1 jmcneill #define JZ4760_CLK_VPU 36 48 1.1 jmcneill #define JZ4760_CLK_UHC_PHY 37 49 1.1 jmcneill #define JZ4760_CLK_OTG_PHY 38 50 1.1 jmcneill #define JZ4760_CLK_EXT512 39 51 1.1 jmcneill #define JZ4760_CLK_RTC 40 52 1.1 jmcneill #define JZ4760_CLK_LPCLK_DIV 41 53 1.1 jmcneill #define JZ4760_CLK_TVE 42 54 1.1 jmcneill #define JZ4760_CLK_LPCLK 43 55 1.1 jmcneill 56 1.1 jmcneill #endif /* __DT_BINDINGS_CLOCK_JZ4760_CGU_H__ */ 57