Home | History | Annotate | Line # | Download | only in clock
jz4780-cgu.h revision 1.1
      1 /*	$NetBSD: jz4780-cgu.h,v 1.1 2017/06/15 20:14:23 jmcneill Exp $	*/
      2 
      3 /*
      4  * This header provides clock numbers for the ingenic,jz4780-cgu DT binding.
      5  *
      6  * They are roughly ordered as:
      7  *   - external clocks
      8  *   - PLLs
      9  *   - muxes/dividers in the order they appear in the jz4780 programmers manual
     10  *   - gates in order of their bit in the CLKGR* registers
     11  */
     12 
     13 #ifndef __DT_BINDINGS_CLOCK_JZ4780_CGU_H__
     14 #define __DT_BINDINGS_CLOCK_JZ4780_CGU_H__
     15 
     16 #define JZ4780_CLK_EXCLK	0
     17 #define JZ4780_CLK_RTCLK	1
     18 #define JZ4780_CLK_APLL		2
     19 #define JZ4780_CLK_MPLL		3
     20 #define JZ4780_CLK_EPLL		4
     21 #define JZ4780_CLK_VPLL		5
     22 #define JZ4780_CLK_OTGPHY	6
     23 #define JZ4780_CLK_SCLKA	7
     24 #define JZ4780_CLK_CPUMUX	8
     25 #define JZ4780_CLK_CPU		9
     26 #define JZ4780_CLK_L2CACHE	10
     27 #define JZ4780_CLK_AHB0		11
     28 #define JZ4780_CLK_AHB2PMUX	12
     29 #define JZ4780_CLK_AHB2		13
     30 #define JZ4780_CLK_PCLK		14
     31 #define JZ4780_CLK_DDR		15
     32 #define JZ4780_CLK_VPU		16
     33 #define JZ4780_CLK_I2SPLL	17
     34 #define JZ4780_CLK_I2S		18
     35 #define JZ4780_CLK_LCD0PIXCLK	19
     36 #define JZ4780_CLK_LCD1PIXCLK	20
     37 #define JZ4780_CLK_MSCMUX	21
     38 #define JZ4780_CLK_MSC0		22
     39 #define JZ4780_CLK_MSC1		23
     40 #define JZ4780_CLK_MSC2		24
     41 #define JZ4780_CLK_UHC		25
     42 #define JZ4780_CLK_SSIPLL	26
     43 #define JZ4780_CLK_SSI		27
     44 #define JZ4780_CLK_CIMMCLK	28
     45 #define JZ4780_CLK_PCMPLL	29
     46 #define JZ4780_CLK_PCM		30
     47 #define JZ4780_CLK_GPU		31
     48 #define JZ4780_CLK_HDMI		32
     49 #define JZ4780_CLK_BCH		33
     50 #define JZ4780_CLK_NEMC		34
     51 #define JZ4780_CLK_OTG0		35
     52 #define JZ4780_CLK_SSI0		36
     53 #define JZ4780_CLK_SMB0		37
     54 #define JZ4780_CLK_SMB1		38
     55 #define JZ4780_CLK_SCC		39
     56 #define JZ4780_CLK_AIC		40
     57 #define JZ4780_CLK_TSSI0	41
     58 #define JZ4780_CLK_OWI		42
     59 #define JZ4780_CLK_KBC		43
     60 #define JZ4780_CLK_SADC		44
     61 #define JZ4780_CLK_UART0	45
     62 #define JZ4780_CLK_UART1	46
     63 #define JZ4780_CLK_UART2	47
     64 #define JZ4780_CLK_UART3	48
     65 #define JZ4780_CLK_SSI1		49
     66 #define JZ4780_CLK_SSI2		50
     67 #define JZ4780_CLK_PDMA		51
     68 #define JZ4780_CLK_GPS		52
     69 #define JZ4780_CLK_MAC		53
     70 #define JZ4780_CLK_SMB2		54
     71 #define JZ4780_CLK_CIM		55
     72 #define JZ4780_CLK_LCD		56
     73 #define JZ4780_CLK_TVE		57
     74 #define JZ4780_CLK_IPU		58
     75 #define JZ4780_CLK_DDR0		59
     76 #define JZ4780_CLK_DDR1		60
     77 #define JZ4780_CLK_SMB3		61
     78 #define JZ4780_CLK_TSSI1	62
     79 #define JZ4780_CLK_COMPRESS	63
     80 #define JZ4780_CLK_AIC1		64
     81 #define JZ4780_CLK_GPVLC	65
     82 #define JZ4780_CLK_OTG1		66
     83 #define JZ4780_CLK_UART4	67
     84 #define JZ4780_CLK_AHBMON	68
     85 #define JZ4780_CLK_SMB4		69
     86 #define JZ4780_CLK_DES		70
     87 #define JZ4780_CLK_X2D		71
     88 #define JZ4780_CLK_CORE1	72
     89 
     90 #endif /* __DT_BINDINGS_CLOCK_JZ4780_CGU_H__ */
     91