Home | History | Annotate | Line # | Download | only in clock
marvell,mmp2.h revision 1.1.1.3
      1 /*	$NetBSD: marvell,mmp2.h,v 1.1.1.3 2019/05/25 11:29:13 jmcneill Exp $	*/
      2 
      3 /* SPDX-License-Identifier: GPL-2.0 */
      4 #ifndef __DTS_MARVELL_MMP2_CLOCK_H
      5 #define __DTS_MARVELL_MMP2_CLOCK_H
      6 
      7 /* fixed clocks and plls */
      8 #define MMP2_CLK_CLK32			1
      9 #define MMP2_CLK_VCTCXO			2
     10 #define MMP2_CLK_PLL1			3
     11 #define MMP2_CLK_PLL1_2			8
     12 #define MMP2_CLK_PLL1_4			9
     13 #define MMP2_CLK_PLL1_8			10
     14 #define MMP2_CLK_PLL1_16		11
     15 #define MMP2_CLK_PLL1_3			12
     16 #define MMP2_CLK_PLL1_6			13
     17 #define MMP2_CLK_PLL1_12		14
     18 #define MMP2_CLK_PLL1_20		15
     19 #define MMP2_CLK_PLL2			16
     20 #define MMP2_CLK_PLL2_2			17
     21 #define MMP2_CLK_PLL2_4			18
     22 #define MMP2_CLK_PLL2_8			19
     23 #define MMP2_CLK_PLL2_16		20
     24 #define MMP2_CLK_PLL2_3			21
     25 #define MMP2_CLK_PLL2_6			22
     26 #define MMP2_CLK_PLL2_12		23
     27 #define MMP2_CLK_VCTCXO_2		24
     28 #define MMP2_CLK_VCTCXO_4		25
     29 #define MMP2_CLK_UART_PLL		26
     30 #define MMP2_CLK_USB_PLL		27
     31 
     32 /* apb periphrals */
     33 #define MMP2_CLK_TWSI0			60
     34 #define MMP2_CLK_TWSI1			61
     35 #define MMP2_CLK_TWSI2			62
     36 #define MMP2_CLK_TWSI3			63
     37 #define MMP2_CLK_TWSI4			64
     38 #define MMP2_CLK_TWSI5			65
     39 #define MMP2_CLK_GPIO			66
     40 #define MMP2_CLK_KPC			67
     41 #define MMP2_CLK_RTC			68
     42 #define MMP2_CLK_PWM0			69
     43 #define MMP2_CLK_PWM1			70
     44 #define MMP2_CLK_PWM2			71
     45 #define MMP2_CLK_PWM3			72
     46 #define MMP2_CLK_UART0			73
     47 #define MMP2_CLK_UART1			74
     48 #define MMP2_CLK_UART2			75
     49 #define MMP2_CLK_UART3			76
     50 #define MMP2_CLK_SSP0			77
     51 #define MMP2_CLK_SSP1			78
     52 #define MMP2_CLK_SSP2			79
     53 #define MMP2_CLK_SSP3			80
     54 #define MMP2_CLK_TIMER			81
     55 
     56 /* axi periphrals */
     57 #define MMP2_CLK_SDH0			101
     58 #define MMP2_CLK_SDH1			102
     59 #define MMP2_CLK_SDH2			103
     60 #define MMP2_CLK_SDH3			104
     61 #define MMP2_CLK_USB			105
     62 #define MMP2_CLK_DISP0			106
     63 #define MMP2_CLK_DISP0_MUX		107
     64 #define MMP2_CLK_DISP0_SPHY		108
     65 #define MMP2_CLK_DISP1			109
     66 #define MMP2_CLK_DISP1_MUX		110
     67 #define MMP2_CLK_CCIC_ARBITER		111
     68 #define MMP2_CLK_CCIC0			112
     69 #define MMP2_CLK_CCIC0_MIX		113
     70 #define MMP2_CLK_CCIC0_PHY		114
     71 #define MMP2_CLK_CCIC0_SPHY		115
     72 #define MMP2_CLK_CCIC1			116
     73 #define MMP2_CLK_CCIC1_MIX		117
     74 #define MMP2_CLK_CCIC1_PHY		118
     75 #define MMP2_CLK_CCIC1_SPHY		119
     76 #define MMP2_CLK_DISP0_LCDC		120
     77 
     78 #define MMP2_NR_CLKS			200
     79 #endif
     80