1 1.1 jmcneill /* $NetBSD: marvell,pxa910.h,v 1.1.1.2 2017/11/30 19:40:51 jmcneill Exp $ */ 2 1.1 jmcneill 3 1.1.1.2 jmcneill /* SPDX-License-Identifier: GPL-2.0 */ 4 1.1 jmcneill #ifndef __DTS_MARVELL_PXA910_CLOCK_H 5 1.1 jmcneill #define __DTS_MARVELL_PXA910_CLOCK_H 6 1.1 jmcneill 7 1.1 jmcneill /* fixed clocks and plls */ 8 1.1 jmcneill #define PXA910_CLK_CLK32 1 9 1.1 jmcneill #define PXA910_CLK_VCTCXO 2 10 1.1 jmcneill #define PXA910_CLK_PLL1 3 11 1.1 jmcneill #define PXA910_CLK_PLL1_2 8 12 1.1 jmcneill #define PXA910_CLK_PLL1_4 9 13 1.1 jmcneill #define PXA910_CLK_PLL1_8 10 14 1.1 jmcneill #define PXA910_CLK_PLL1_16 11 15 1.1 jmcneill #define PXA910_CLK_PLL1_6 12 16 1.1 jmcneill #define PXA910_CLK_PLL1_12 13 17 1.1 jmcneill #define PXA910_CLK_PLL1_24 14 18 1.1 jmcneill #define PXA910_CLK_PLL1_48 15 19 1.1 jmcneill #define PXA910_CLK_PLL1_96 16 20 1.1 jmcneill #define PXA910_CLK_PLL1_13 17 21 1.1 jmcneill #define PXA910_CLK_PLL1_13_1_5 18 22 1.1 jmcneill #define PXA910_CLK_PLL1_2_1_5 19 23 1.1 jmcneill #define PXA910_CLK_PLL1_3_16 20 24 1.1 jmcneill #define PXA910_CLK_PLL1_192 21 25 1.1 jmcneill #define PXA910_CLK_UART_PLL 27 26 1.1 jmcneill #define PXA910_CLK_USB_PLL 28 27 1.1 jmcneill 28 1.1 jmcneill /* apb periphrals */ 29 1.1 jmcneill #define PXA910_CLK_TWSI0 60 30 1.1 jmcneill #define PXA910_CLK_TWSI1 61 31 1.1 jmcneill #define PXA910_CLK_TWSI2 62 32 1.1 jmcneill #define PXA910_CLK_TWSI3 63 33 1.1 jmcneill #define PXA910_CLK_GPIO 64 34 1.1 jmcneill #define PXA910_CLK_KPC 65 35 1.1 jmcneill #define PXA910_CLK_RTC 66 36 1.1 jmcneill #define PXA910_CLK_PWM0 67 37 1.1 jmcneill #define PXA910_CLK_PWM1 68 38 1.1 jmcneill #define PXA910_CLK_PWM2 69 39 1.1 jmcneill #define PXA910_CLK_PWM3 70 40 1.1 jmcneill #define PXA910_CLK_UART0 71 41 1.1 jmcneill #define PXA910_CLK_UART1 72 42 1.1 jmcneill #define PXA910_CLK_UART2 73 43 1.1 jmcneill #define PXA910_CLK_SSP0 74 44 1.1 jmcneill #define PXA910_CLK_SSP1 75 45 1.1 jmcneill #define PXA910_CLK_TIMER0 76 46 1.1 jmcneill #define PXA910_CLK_TIMER1 77 47 1.1 jmcneill 48 1.1 jmcneill /* axi periphrals */ 49 1.1 jmcneill #define PXA910_CLK_DFC 100 50 1.1 jmcneill #define PXA910_CLK_SDH0 101 51 1.1 jmcneill #define PXA910_CLK_SDH1 102 52 1.1 jmcneill #define PXA910_CLK_SDH2 103 53 1.1 jmcneill #define PXA910_CLK_USB 104 54 1.1 jmcneill #define PXA910_CLK_SPH 105 55 1.1 jmcneill #define PXA910_CLK_DISP0 106 56 1.1 jmcneill #define PXA910_CLK_CCIC0 107 57 1.1 jmcneill #define PXA910_CLK_CCIC0_PHY 108 58 1.1 jmcneill #define PXA910_CLK_CCIC0_SPHY 109 59 1.1 jmcneill 60 1.1 jmcneill #define PXA910_NR_CLKS 200 61 1.1 jmcneill #endif 62