1 /* $NetBSD: marvell,pxa910.h,v 1.1.1.1.4.2 2017/07/18 16:08:56 snj Exp $ */ 2 3 #ifndef __DTS_MARVELL_PXA910_CLOCK_H 4 #define __DTS_MARVELL_PXA910_CLOCK_H 5 6 /* fixed clocks and plls */ 7 #define PXA910_CLK_CLK32 1 8 #define PXA910_CLK_VCTCXO 2 9 #define PXA910_CLK_PLL1 3 10 #define PXA910_CLK_PLL1_2 8 11 #define PXA910_CLK_PLL1_4 9 12 #define PXA910_CLK_PLL1_8 10 13 #define PXA910_CLK_PLL1_16 11 14 #define PXA910_CLK_PLL1_6 12 15 #define PXA910_CLK_PLL1_12 13 16 #define PXA910_CLK_PLL1_24 14 17 #define PXA910_CLK_PLL1_48 15 18 #define PXA910_CLK_PLL1_96 16 19 #define PXA910_CLK_PLL1_13 17 20 #define PXA910_CLK_PLL1_13_1_5 18 21 #define PXA910_CLK_PLL1_2_1_5 19 22 #define PXA910_CLK_PLL1_3_16 20 23 #define PXA910_CLK_PLL1_192 21 24 #define PXA910_CLK_UART_PLL 27 25 #define PXA910_CLK_USB_PLL 28 26 27 /* apb periphrals */ 28 #define PXA910_CLK_TWSI0 60 29 #define PXA910_CLK_TWSI1 61 30 #define PXA910_CLK_TWSI2 62 31 #define PXA910_CLK_TWSI3 63 32 #define PXA910_CLK_GPIO 64 33 #define PXA910_CLK_KPC 65 34 #define PXA910_CLK_RTC 66 35 #define PXA910_CLK_PWM0 67 36 #define PXA910_CLK_PWM1 68 37 #define PXA910_CLK_PWM2 69 38 #define PXA910_CLK_PWM3 70 39 #define PXA910_CLK_UART0 71 40 #define PXA910_CLK_UART1 72 41 #define PXA910_CLK_UART2 73 42 #define PXA910_CLK_SSP0 74 43 #define PXA910_CLK_SSP1 75 44 #define PXA910_CLK_TIMER0 76 45 #define PXA910_CLK_TIMER1 77 46 47 /* axi periphrals */ 48 #define PXA910_CLK_DFC 100 49 #define PXA910_CLK_SDH0 101 50 #define PXA910_CLK_SDH1 102 51 #define PXA910_CLK_SDH2 103 52 #define PXA910_CLK_USB 104 53 #define PXA910_CLK_SPH 105 54 #define PXA910_CLK_DISP0 106 55 #define PXA910_CLK_CCIC0 107 56 #define PXA910_CLK_CCIC0_PHY 108 57 #define PXA910_CLK_CCIC0_SPHY 109 58 59 #define PXA910_NR_CLKS 200 60 #endif 61