11.1Sskrll/*	$NetBSD: mediatek,mt7988-clk.h,v 1.1.1.1 2026/01/18 05:21:31 skrll Exp $	*/
21.1Sskrll
31.1Sskrll/* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */
41.1Sskrll/*
51.1Sskrll * Copyright (c) 2023 MediaTek Inc.
61.1Sskrll * Author: Sam Shih <sam.shih@mediatek.com>
71.1Sskrll * Author: Xiufeng Li <Xiufeng.Li@mediatek.com>
81.1Sskrll */
91.1Sskrll
101.1Sskrll#ifndef _DT_BINDINGS_CLK_MT7988_H
111.1Sskrll#define _DT_BINDINGS_CLK_MT7988_H
121.1Sskrll
131.1Sskrll/* APMIXEDSYS */
141.1Sskrll
151.1Sskrll#define CLK_APMIXED_NETSYSPLL			0
161.1Sskrll#define CLK_APMIXED_MPLL			1
171.1Sskrll#define CLK_APMIXED_MMPLL			2
181.1Sskrll#define CLK_APMIXED_APLL2			3
191.1Sskrll#define CLK_APMIXED_NET1PLL			4
201.1Sskrll#define CLK_APMIXED_NET2PLL			5
211.1Sskrll#define CLK_APMIXED_WEDMCUPLL			6
221.1Sskrll#define CLK_APMIXED_SGMPLL			7
231.1Sskrll#define CLK_APMIXED_ARM_B			8
241.1Sskrll#define CLK_APMIXED_CCIPLL2_B			9
251.1Sskrll#define CLK_APMIXED_USXGMIIPLL			10
261.1Sskrll#define CLK_APMIXED_MSDCPLL			11
271.1Sskrll
281.1Sskrll/* TOPCKGEN */
291.1Sskrll
301.1Sskrll#define CLK_TOP_XTAL				0
311.1Sskrll#define CLK_TOP_XTAL_D2				1
321.1Sskrll#define CLK_TOP_RTC_32K				2
331.1Sskrll#define CLK_TOP_RTC_32P7K			3
341.1Sskrll#define CLK_TOP_MPLL_D2				4
351.1Sskrll#define CLK_TOP_MPLL_D3_D2			5
361.1Sskrll#define CLK_TOP_MPLL_D4				6
371.1Sskrll#define CLK_TOP_MPLL_D8				7
381.1Sskrll#define CLK_TOP_MPLL_D8_D2			8
391.1Sskrll#define CLK_TOP_MMPLL_D2			9
401.1Sskrll#define CLK_TOP_MMPLL_D3_D5			10
411.1Sskrll#define CLK_TOP_MMPLL_D4			11
421.1Sskrll#define CLK_TOP_MMPLL_D6_D2			12
431.1Sskrll#define CLK_TOP_MMPLL_D8			13
441.1Sskrll#define CLK_TOP_APLL2_D4			14
451.1Sskrll#define CLK_TOP_NET1PLL_D4			15
461.1Sskrll#define CLK_TOP_NET1PLL_D5			16
471.1Sskrll#define CLK_TOP_NET1PLL_D5_D2			17
481.1Sskrll#define CLK_TOP_NET1PLL_D5_D4			18
491.1Sskrll#define CLK_TOP_NET1PLL_D8			19
501.1Sskrll#define CLK_TOP_NET1PLL_D8_D2			20
511.1Sskrll#define CLK_TOP_NET1PLL_D8_D4			21
521.1Sskrll#define CLK_TOP_NET1PLL_D8_D8			22
531.1Sskrll#define CLK_TOP_NET1PLL_D8_D16			23
541.1Sskrll#define CLK_TOP_NET2PLL_D2			24
551.1Sskrll#define CLK_TOP_NET2PLL_D4			25
561.1Sskrll#define CLK_TOP_NET2PLL_D4_D4			26
571.1Sskrll#define CLK_TOP_NET2PLL_D4_D8			27
581.1Sskrll#define CLK_TOP_NET2PLL_D6			28
591.1Sskrll#define CLK_TOP_NET2PLL_D8			29
601.1Sskrll#define CLK_TOP_NETSYS_SEL			30
611.1Sskrll#define CLK_TOP_NETSYS_500M_SEL			31
621.1Sskrll#define CLK_TOP_NETSYS_2X_SEL			32
631.1Sskrll#define CLK_TOP_NETSYS_GSW_SEL			33
641.1Sskrll#define CLK_TOP_ETH_GMII_SEL			34
651.1Sskrll#define CLK_TOP_NETSYS_MCU_SEL			35
661.1Sskrll#define CLK_TOP_NETSYS_PAO_2X_SEL		36
671.1Sskrll#define CLK_TOP_EIP197_SEL			37
681.1Sskrll#define CLK_TOP_AXI_INFRA_SEL			38
691.1Sskrll#define CLK_TOP_UART_SEL			39
701.1Sskrll#define CLK_TOP_EMMC_250M_SEL			40
711.1Sskrll#define CLK_TOP_EMMC_400M_SEL			41
721.1Sskrll#define CLK_TOP_SPI_SEL				42
731.1Sskrll#define CLK_TOP_SPIM_MST_SEL			43
741.1Sskrll#define CLK_TOP_NFI1X_SEL			44
751.1Sskrll#define CLK_TOP_SPINFI_SEL			45
761.1Sskrll#define CLK_TOP_PWM_SEL				46
771.1Sskrll#define CLK_TOP_I2C_SEL				47
781.1Sskrll#define CLK_TOP_PCIE_MBIST_250M_SEL		48
791.1Sskrll#define CLK_TOP_PEXTP_TL_SEL			49
801.1Sskrll#define CLK_TOP_PEXTP_TL_P1_SEL			50
811.1Sskrll#define CLK_TOP_PEXTP_TL_P2_SEL			51
821.1Sskrll#define CLK_TOP_PEXTP_TL_P3_SEL			52
831.1Sskrll#define CLK_TOP_USB_SYS_SEL			53
841.1Sskrll#define CLK_TOP_USB_SYS_P1_SEL			54
851.1Sskrll#define CLK_TOP_USB_XHCI_SEL			55
861.1Sskrll#define CLK_TOP_USB_XHCI_P1_SEL			56
871.1Sskrll#define CLK_TOP_USB_FRMCNT_SEL			57
881.1Sskrll#define CLK_TOP_USB_FRMCNT_P1_SEL		58
891.1Sskrll#define CLK_TOP_AUD_SEL				59
901.1Sskrll#define CLK_TOP_A1SYS_SEL			60
911.1Sskrll#define CLK_TOP_AUD_L_SEL			61
921.1Sskrll#define CLK_TOP_A_TUNER_SEL			62
931.1Sskrll#define CLK_TOP_SSPXTP_SEL			63
941.1Sskrll#define CLK_TOP_USB_PHY_SEL			64
951.1Sskrll#define CLK_TOP_USXGMII_SBUS_0_SEL		65
961.1Sskrll#define CLK_TOP_USXGMII_SBUS_1_SEL		66
971.1Sskrll#define CLK_TOP_SGM_0_SEL			67
981.1Sskrll#define CLK_TOP_SGM_SBUS_0_SEL			68
991.1Sskrll#define CLK_TOP_SGM_1_SEL			69
1001.1Sskrll#define CLK_TOP_SGM_SBUS_1_SEL			70
1011.1Sskrll#define CLK_TOP_XFI_PHY_0_XTAL_SEL		71
1021.1Sskrll#define CLK_TOP_XFI_PHY_1_XTAL_SEL		72
1031.1Sskrll#define CLK_TOP_SYSAXI_SEL			73
1041.1Sskrll#define CLK_TOP_SYSAPB_SEL			74
1051.1Sskrll#define CLK_TOP_ETH_REFCK_50M_SEL		75
1061.1Sskrll#define CLK_TOP_ETH_SYS_200M_SEL		76
1071.1Sskrll#define CLK_TOP_ETH_SYS_SEL			77
1081.1Sskrll#define CLK_TOP_ETH_XGMII_SEL			78
1091.1Sskrll#define CLK_TOP_BUS_TOPS_SEL			79
1101.1Sskrll#define CLK_TOP_NPU_TOPS_SEL			80
1111.1Sskrll#define CLK_TOP_DRAMC_SEL			81
1121.1Sskrll#define CLK_TOP_DRAMC_MD32_SEL			82
1131.1Sskrll#define CLK_TOP_INFRA_F26M_SEL			83
1141.1Sskrll#define CLK_TOP_PEXTP_P0_SEL			84
1151.1Sskrll#define CLK_TOP_PEXTP_P1_SEL			85
1161.1Sskrll#define CLK_TOP_PEXTP_P2_SEL			86
1171.1Sskrll#define CLK_TOP_PEXTP_P3_SEL			87
1181.1Sskrll#define CLK_TOP_DA_XTP_GLB_P0_SEL		88
1191.1Sskrll#define CLK_TOP_DA_XTP_GLB_P1_SEL		89
1201.1Sskrll#define CLK_TOP_DA_XTP_GLB_P2_SEL		90
1211.1Sskrll#define CLK_TOP_DA_XTP_GLB_P3_SEL		91
1221.1Sskrll#define CLK_TOP_CKM_SEL				92
1231.1Sskrll#define CLK_TOP_DA_SEL				93
1241.1Sskrll#define CLK_TOP_PEXTP_SEL			94
1251.1Sskrll#define CLK_TOP_TOPS_P2_26M_SEL			95
1261.1Sskrll#define CLK_TOP_MCUSYS_BACKUP_625M_SEL		96
1271.1Sskrll#define CLK_TOP_NETSYS_SYNC_250M_SEL		97
1281.1Sskrll#define CLK_TOP_MACSEC_SEL			98
1291.1Sskrll#define CLK_TOP_NETSYS_TOPS_400M_SEL		99
1301.1Sskrll#define CLK_TOP_NETSYS_PPEFB_250M_SEL		100
1311.1Sskrll#define CLK_TOP_NETSYS_WARP_SEL			101
1321.1Sskrll#define CLK_TOP_ETH_MII_SEL			102
1331.1Sskrll#define CLK_TOP_NPU_SEL				103
1341.1Sskrll#define CLK_TOP_AUD_I2S_M			104
1351.1Sskrll
1361.1Sskrll/* MCUSYS */
1371.1Sskrll
1381.1Sskrll#define CLK_MCU_BUS_DIV_SEL			0
1391.1Sskrll#define CLK_MCU_ARM_DIV_SEL			1
1401.1Sskrll
1411.1Sskrll/* INFRACFG_AO */
1421.1Sskrll
1431.1Sskrll#define CLK_INFRA_MUX_UART0_SEL			0
1441.1Sskrll#define CLK_INFRA_MUX_UART1_SEL			1
1451.1Sskrll#define CLK_INFRA_MUX_UART2_SEL			2
1461.1Sskrll#define CLK_INFRA_MUX_SPI0_SEL			3
1471.1Sskrll#define CLK_INFRA_MUX_SPI1_SEL			4
1481.1Sskrll#define CLK_INFRA_MUX_SPI2_SEL			5
1491.1Sskrll#define CLK_INFRA_PWM_SEL			6
1501.1Sskrll#define CLK_INFRA_PWM_CK1_SEL			7
1511.1Sskrll#define CLK_INFRA_PWM_CK2_SEL			8
1521.1Sskrll#define CLK_INFRA_PWM_CK3_SEL			9
1531.1Sskrll#define CLK_INFRA_PWM_CK4_SEL			10
1541.1Sskrll#define CLK_INFRA_PWM_CK5_SEL			11
1551.1Sskrll#define CLK_INFRA_PWM_CK6_SEL			12
1561.1Sskrll#define CLK_INFRA_PWM_CK7_SEL			13
1571.1Sskrll#define CLK_INFRA_PWM_CK8_SEL			14
1581.1Sskrll#define CLK_INFRA_PCIE_GFMUX_TL_O_P0_SEL	15
1591.1Sskrll#define CLK_INFRA_PCIE_GFMUX_TL_O_P1_SEL	16
1601.1Sskrll#define CLK_INFRA_PCIE_GFMUX_TL_O_P2_SEL	17
1611.1Sskrll#define CLK_INFRA_PCIE_GFMUX_TL_O_P3_SEL	18
1621.1Sskrll
1631.1Sskrll/* INFRACFG */
1641.1Sskrll
1651.1Sskrll#define CLK_INFRA_PCIE_PERI_26M_CK_P0		19
1661.1Sskrll#define CLK_INFRA_PCIE_PERI_26M_CK_P1		20
1671.1Sskrll#define CLK_INFRA_PCIE_PERI_26M_CK_P2		21
1681.1Sskrll#define CLK_INFRA_PCIE_PERI_26M_CK_P3		22
1691.1Sskrll#define CLK_INFRA_66M_GPT_BCK			23
1701.1Sskrll#define CLK_INFRA_66M_PWM_HCK			24
1711.1Sskrll#define CLK_INFRA_66M_PWM_BCK			25
1721.1Sskrll#define CLK_INFRA_66M_PWM_CK1			26
1731.1Sskrll#define CLK_INFRA_66M_PWM_CK2			27
1741.1Sskrll#define CLK_INFRA_66M_PWM_CK3			28
1751.1Sskrll#define CLK_INFRA_66M_PWM_CK4			29
1761.1Sskrll#define CLK_INFRA_66M_PWM_CK5			30
1771.1Sskrll#define CLK_INFRA_66M_PWM_CK6			31
1781.1Sskrll#define CLK_INFRA_66M_PWM_CK7			32
1791.1Sskrll#define CLK_INFRA_66M_PWM_CK8			33
1801.1Sskrll#define CLK_INFRA_133M_CQDMA_BCK		34
1811.1Sskrll#define CLK_INFRA_66M_AUD_SLV_BCK		35
1821.1Sskrll#define CLK_INFRA_AUD_26M			36
1831.1Sskrll#define CLK_INFRA_AUD_L				37
1841.1Sskrll#define CLK_INFRA_AUD_AUD			38
1851.1Sskrll#define CLK_INFRA_AUD_EG2			39
1861.1Sskrll#define CLK_INFRA_DRAMC_F26M			40
1871.1Sskrll#define CLK_INFRA_133M_DBG_ACKM			41
1881.1Sskrll#define CLK_INFRA_66M_AP_DMA_BCK		42
1891.1Sskrll#define CLK_INFRA_66M_SEJ_BCK			43
1901.1Sskrll#define CLK_INFRA_PRE_CK_SEJ_F13M		44
1911.1Sskrll#define CLK_INFRA_26M_THERM_SYSTEM		45
1921.1Sskrll#define CLK_INFRA_I2C_BCK			46
1931.1Sskrll#define CLK_INFRA_52M_UART0_CK			47
1941.1Sskrll#define CLK_INFRA_52M_UART1_CK			48
1951.1Sskrll#define CLK_INFRA_52M_UART2_CK			49
1961.1Sskrll#define CLK_INFRA_NFI				50
1971.1Sskrll#define CLK_INFRA_SPINFI			51
1981.1Sskrll#define CLK_INFRA_66M_NFI_HCK			52
1991.1Sskrll#define CLK_INFRA_104M_SPI0			53
2001.1Sskrll#define CLK_INFRA_104M_SPI1			54
2011.1Sskrll#define CLK_INFRA_104M_SPI2_BCK			55
2021.1Sskrll#define CLK_INFRA_66M_SPI0_HCK			56
2031.1Sskrll#define CLK_INFRA_66M_SPI1_HCK			57
2041.1Sskrll#define CLK_INFRA_66M_SPI2_HCK			58
2051.1Sskrll#define CLK_INFRA_66M_FLASHIF_AXI		59
2061.1Sskrll#define CLK_INFRA_RTC				60
2071.1Sskrll#define CLK_INFRA_26M_ADC_BCK			61
2081.1Sskrll#define CLK_INFRA_RC_ADC			62
2091.1Sskrll#define CLK_INFRA_MSDC400			63
2101.1Sskrll#define CLK_INFRA_MSDC2_HCK			64
2111.1Sskrll#define CLK_INFRA_133M_MSDC_0_HCK		65
2121.1Sskrll#define CLK_INFRA_66M_MSDC_0_HCK		66
2131.1Sskrll#define CLK_INFRA_133M_CPUM_BCK			67
2141.1Sskrll#define CLK_INFRA_BIST2FPC			68
2151.1Sskrll#define CLK_INFRA_I2C_X16W_MCK_CK_P1		69
2161.1Sskrll#define CLK_INFRA_I2C_X16W_PCK_CK_P1		70
2171.1Sskrll#define CLK_INFRA_133M_USB_HCK			71
2181.1Sskrll#define CLK_INFRA_133M_USB_HCK_CK_P1		72
2191.1Sskrll#define CLK_INFRA_66M_USB_HCK			73
2201.1Sskrll#define CLK_INFRA_66M_USB_HCK_CK_P1		74
2211.1Sskrll#define CLK_INFRA_USB_SYS			75
2221.1Sskrll#define CLK_INFRA_USB_SYS_CK_P1			76
2231.1Sskrll#define CLK_INFRA_USB_REF			77
2241.1Sskrll#define CLK_INFRA_USB_CK_P1			78
2251.1Sskrll#define CLK_INFRA_USB_FRMCNT			79
2261.1Sskrll#define CLK_INFRA_USB_FRMCNT_CK_P1		80
2271.1Sskrll#define CLK_INFRA_USB_PIPE			81
2281.1Sskrll#define CLK_INFRA_USB_PIPE_CK_P1		82
2291.1Sskrll#define CLK_INFRA_USB_UTMI			83
2301.1Sskrll#define CLK_INFRA_USB_UTMI_CK_P1		84
2311.1Sskrll#define CLK_INFRA_USB_XHCI			85
2321.1Sskrll#define CLK_INFRA_USB_XHCI_CK_P1		86
2331.1Sskrll#define CLK_INFRA_PCIE_GFMUX_TL_P0		87
2341.1Sskrll#define CLK_INFRA_PCIE_GFMUX_TL_P1		88
2351.1Sskrll#define CLK_INFRA_PCIE_GFMUX_TL_P2		89
2361.1Sskrll#define CLK_INFRA_PCIE_GFMUX_TL_P3		90
2371.1Sskrll#define CLK_INFRA_PCIE_PIPE_P0			91
2381.1Sskrll#define CLK_INFRA_PCIE_PIPE_P1			92
2391.1Sskrll#define CLK_INFRA_PCIE_PIPE_P2			93
2401.1Sskrll#define CLK_INFRA_PCIE_PIPE_P3			94
2411.1Sskrll#define CLK_INFRA_133M_PCIE_CK_P0		95
2421.1Sskrll#define CLK_INFRA_133M_PCIE_CK_P1		96
2431.1Sskrll#define CLK_INFRA_133M_PCIE_CK_P2		97
2441.1Sskrll#define CLK_INFRA_133M_PCIE_CK_P3		98
2451.1Sskrll
2461.1Sskrll/* ETHDMA */
2471.1Sskrll
2481.1Sskrll#define CLK_ETHDMA_XGP1_EN			0
2491.1Sskrll#define CLK_ETHDMA_XGP2_EN			1
2501.1Sskrll#define CLK_ETHDMA_XGP3_EN			2
2511.1Sskrll#define CLK_ETHDMA_FE_EN			3
2521.1Sskrll#define CLK_ETHDMA_GP2_EN			4
2531.1Sskrll#define CLK_ETHDMA_GP1_EN			5
2541.1Sskrll#define CLK_ETHDMA_GP3_EN			6
2551.1Sskrll#define CLK_ETHDMA_ESW_EN			7
2561.1Sskrll#define CLK_ETHDMA_CRYPT0_EN			8
2571.1Sskrll#define CLK_ETHDMA_NR_CLK			9
2581.1Sskrll
2591.1Sskrll/* SGMIISYS_0 */
2601.1Sskrll
2611.1Sskrll#define CLK_SGM0_TX_EN				0
2621.1Sskrll#define CLK_SGM0_RX_EN				1
2631.1Sskrll#define CLK_SGMII0_NR_CLK			2
2641.1Sskrll
2651.1Sskrll/* SGMIISYS_1 */
2661.1Sskrll
2671.1Sskrll#define CLK_SGM1_TX_EN				0
2681.1Sskrll#define CLK_SGM1_RX_EN				1
2691.1Sskrll#define CLK_SGMII1_NR_CLK			2
2701.1Sskrll
2711.1Sskrll/* ETHWARP */
2721.1Sskrll
2731.1Sskrll#define CLK_ETHWARP_WOCPU2_EN			0
2741.1Sskrll#define CLK_ETHWARP_WOCPU1_EN			1
2751.1Sskrll#define CLK_ETHWARP_WOCPU0_EN			2
2761.1Sskrll#define CLK_ETHWARP_NR_CLK			3
2771.1Sskrll
2781.1Sskrll/* XFIPLL */
2791.1Sskrll#define CLK_XFIPLL_PLL				0
2801.1Sskrll#define CLK_XFIPLL_PLL_EN			1
2811.1Sskrll
2821.1Sskrll#endif /* _DT_BINDINGS_CLK_MT7988_H */
283