11.1Sskrll/* $NetBSD: mediatek,mt8365-clk.h,v 1.1.1.1 2026/01/18 05:21:32 skrll Exp $ */ 21.1Sskrll 31.1Sskrll/* SPDX-License-Identifier: (GPL-2.0 OR BSD-2-Clause) 41.1Sskrll * 51.1Sskrll * Copyright (c) 2022 MediaTek Inc. 61.1Sskrll */ 71.1Sskrll 81.1Sskrll#ifndef _DT_BINDINGS_CLK_MT8365_H 91.1Sskrll#define _DT_BINDINGS_CLK_MT8365_H 101.1Sskrll 111.1Sskrll/* TOPCKGEN */ 121.1Sskrll#define CLK_TOP_CLK_NULL 0 131.1Sskrll#define CLK_TOP_I2S0_BCK 1 141.1Sskrll#define CLK_TOP_DSI0_LNTC_DSICK 2 151.1Sskrll#define CLK_TOP_VPLL_DPIX 3 161.1Sskrll#define CLK_TOP_LVDSTX_CLKDIG_CTS 4 171.1Sskrll#define CLK_TOP_MFGPLL 5 181.1Sskrll#define CLK_TOP_SYSPLL_D2 6 191.1Sskrll#define CLK_TOP_SYSPLL1_D2 7 201.1Sskrll#define CLK_TOP_SYSPLL1_D4 8 211.1Sskrll#define CLK_TOP_SYSPLL1_D8 9 221.1Sskrll#define CLK_TOP_SYSPLL1_D16 10 231.1Sskrll#define CLK_TOP_SYSPLL_D3 11 241.1Sskrll#define CLK_TOP_SYSPLL2_D2 12 251.1Sskrll#define CLK_TOP_SYSPLL2_D4 13 261.1Sskrll#define CLK_TOP_SYSPLL2_D8 14 271.1Sskrll#define CLK_TOP_SYSPLL_D5 15 281.1Sskrll#define CLK_TOP_SYSPLL3_D2 16 291.1Sskrll#define CLK_TOP_SYSPLL3_D4 17 301.1Sskrll#define CLK_TOP_SYSPLL_D7 18 311.1Sskrll#define CLK_TOP_SYSPLL4_D2 19 321.1Sskrll#define CLK_TOP_SYSPLL4_D4 20 331.1Sskrll#define CLK_TOP_UNIVPLL 21 341.1Sskrll#define CLK_TOP_UNIVPLL_D2 22 351.1Sskrll#define CLK_TOP_UNIVPLL1_D2 23 361.1Sskrll#define CLK_TOP_UNIVPLL1_D4 24 371.1Sskrll#define CLK_TOP_UNIVPLL_D3 25 381.1Sskrll#define CLK_TOP_UNIVPLL2_D2 26 391.1Sskrll#define CLK_TOP_UNIVPLL2_D4 27 401.1Sskrll#define CLK_TOP_UNIVPLL2_D8 28 411.1Sskrll#define CLK_TOP_UNIVPLL2_D32 29 421.1Sskrll#define CLK_TOP_UNIVPLL_D5 30 431.1Sskrll#define CLK_TOP_UNIVPLL3_D2 31 441.1Sskrll#define CLK_TOP_UNIVPLL3_D4 32 451.1Sskrll#define CLK_TOP_MMPLL 33 461.1Sskrll#define CLK_TOP_MMPLL_D2 34 471.1Sskrll#define CLK_TOP_LVDSPLL_D2 35 481.1Sskrll#define CLK_TOP_LVDSPLL_D4 36 491.1Sskrll#define CLK_TOP_LVDSPLL_D8 37 501.1Sskrll#define CLK_TOP_LVDSPLL_D16 38 511.1Sskrll#define CLK_TOP_USB20_192M 39 521.1Sskrll#define CLK_TOP_USB20_192M_D4 40 531.1Sskrll#define CLK_TOP_USB20_192M_D8 41 541.1Sskrll#define CLK_TOP_USB20_192M_D16 42 551.1Sskrll#define CLK_TOP_USB20_192M_D32 43 561.1Sskrll#define CLK_TOP_APLL1 44 571.1Sskrll#define CLK_TOP_APLL1_D2 45 581.1Sskrll#define CLK_TOP_APLL1_D4 46 591.1Sskrll#define CLK_TOP_APLL1_D8 47 601.1Sskrll#define CLK_TOP_APLL2 48 611.1Sskrll#define CLK_TOP_APLL2_D2 49 621.1Sskrll#define CLK_TOP_APLL2_D4 50 631.1Sskrll#define CLK_TOP_APLL2_D8 51 641.1Sskrll#define CLK_TOP_SYS_26M_D2 52 651.1Sskrll#define CLK_TOP_MSDCPLL 53 661.1Sskrll#define CLK_TOP_MSDCPLL_D2 54 671.1Sskrll#define CLK_TOP_DSPPLL 55 681.1Sskrll#define CLK_TOP_DSPPLL_D2 56 691.1Sskrll#define CLK_TOP_DSPPLL_D4 57 701.1Sskrll#define CLK_TOP_DSPPLL_D8 58 711.1Sskrll#define CLK_TOP_APUPLL 59 721.1Sskrll#define CLK_TOP_CLK26M_D52 60 731.1Sskrll#define CLK_TOP_AXI_SEL 61 741.1Sskrll#define CLK_TOP_MEM_SEL 62 751.1Sskrll#define CLK_TOP_MM_SEL 63 761.1Sskrll#define CLK_TOP_SCP_SEL 64 771.1Sskrll#define CLK_TOP_MFG_SEL 65 781.1Sskrll#define CLK_TOP_ATB_SEL 66 791.1Sskrll#define CLK_TOP_CAMTG_SEL 67 801.1Sskrll#define CLK_TOP_CAMTG1_SEL 68 811.1Sskrll#define CLK_TOP_UART_SEL 69 821.1Sskrll#define CLK_TOP_SPI_SEL 70 831.1Sskrll#define CLK_TOP_MSDC50_0_HC_SEL 71 841.1Sskrll#define CLK_TOP_MSDC2_2_HC_SEL 72 851.1Sskrll#define CLK_TOP_MSDC50_0_SEL 73 861.1Sskrll#define CLK_TOP_MSDC50_2_SEL 74 871.1Sskrll#define CLK_TOP_MSDC30_1_SEL 75 881.1Sskrll#define CLK_TOP_AUDIO_SEL 76 891.1Sskrll#define CLK_TOP_AUD_INTBUS_SEL 77 901.1Sskrll#define CLK_TOP_AUD_1_SEL 78 911.1Sskrll#define CLK_TOP_AUD_2_SEL 79 921.1Sskrll#define CLK_TOP_AUD_ENGEN1_SEL 80 931.1Sskrll#define CLK_TOP_AUD_ENGEN2_SEL 81 941.1Sskrll#define CLK_TOP_AUD_SPDIF_SEL 82 951.1Sskrll#define CLK_TOP_DISP_PWM_SEL 83 961.1Sskrll#define CLK_TOP_DXCC_SEL 84 971.1Sskrll#define CLK_TOP_SSUSB_SYS_SEL 85 981.1Sskrll#define CLK_TOP_SSUSB_XHCI_SEL 86 991.1Sskrll#define CLK_TOP_SPM_SEL 87 1001.1Sskrll#define CLK_TOP_I2C_SEL 88 1011.1Sskrll#define CLK_TOP_PWM_SEL 89 1021.1Sskrll#define CLK_TOP_SENIF_SEL 90 1031.1Sskrll#define CLK_TOP_AES_FDE_SEL 91 1041.1Sskrll#define CLK_TOP_CAMTM_SEL 92 1051.1Sskrll#define CLK_TOP_DPI0_SEL 93 1061.1Sskrll#define CLK_TOP_DPI1_SEL 94 1071.1Sskrll#define CLK_TOP_DSP_SEL 95 1081.1Sskrll#define CLK_TOP_NFI2X_SEL 96 1091.1Sskrll#define CLK_TOP_NFIECC_SEL 97 1101.1Sskrll#define CLK_TOP_ECC_SEL 98 1111.1Sskrll#define CLK_TOP_ETH_SEL 99 1121.1Sskrll#define CLK_TOP_GCPU_SEL 100 1131.1Sskrll#define CLK_TOP_GCPU_CPM_SEL 101 1141.1Sskrll#define CLK_TOP_APU_SEL 102 1151.1Sskrll#define CLK_TOP_APU_IF_SEL 103 1161.1Sskrll#define CLK_TOP_MBIST_DIAG_SEL 104 1171.1Sskrll#define CLK_TOP_APLL_I2S0_SEL 105 1181.1Sskrll#define CLK_TOP_APLL_I2S1_SEL 106 1191.1Sskrll#define CLK_TOP_APLL_I2S2_SEL 107 1201.1Sskrll#define CLK_TOP_APLL_I2S3_SEL 108 1211.1Sskrll#define CLK_TOP_APLL_TDMOUT_SEL 109 1221.1Sskrll#define CLK_TOP_APLL_TDMIN_SEL 110 1231.1Sskrll#define CLK_TOP_APLL_SPDIF_SEL 111 1241.1Sskrll#define CLK_TOP_APLL12_CK_DIV0 112 1251.1Sskrll#define CLK_TOP_APLL12_CK_DIV1 113 1261.1Sskrll#define CLK_TOP_APLL12_CK_DIV2 114 1271.1Sskrll#define CLK_TOP_APLL12_CK_DIV3 115 1281.1Sskrll#define CLK_TOP_APLL12_CK_DIV4 116 1291.1Sskrll#define CLK_TOP_APLL12_CK_DIV4B 117 1301.1Sskrll#define CLK_TOP_APLL12_CK_DIV5 118 1311.1Sskrll#define CLK_TOP_APLL12_CK_DIV5B 119 1321.1Sskrll#define CLK_TOP_APLL12_CK_DIV6 120 1331.1Sskrll#define CLK_TOP_AUD_I2S0_M 121 1341.1Sskrll#define CLK_TOP_AUD_I2S1_M 122 1351.1Sskrll#define CLK_TOP_AUD_I2S2_M 123 1361.1Sskrll#define CLK_TOP_AUD_I2S3_M 124 1371.1Sskrll#define CLK_TOP_AUD_TDMOUT_M 125 1381.1Sskrll#define CLK_TOP_AUD_TDMOUT_B 126 1391.1Sskrll#define CLK_TOP_AUD_TDMIN_M 127 1401.1Sskrll#define CLK_TOP_AUD_TDMIN_B 128 1411.1Sskrll#define CLK_TOP_AUD_SPDIF_M 129 1421.1Sskrll#define CLK_TOP_USB20_48M_EN 130 1431.1Sskrll#define CLK_TOP_UNIVPLL_48M_EN 131 1441.1Sskrll#define CLK_TOP_LVDSTX_CLKDIG_EN 132 1451.1Sskrll#define CLK_TOP_VPLL_DPIX_EN 133 1461.1Sskrll#define CLK_TOP_SSUSB_TOP_CK_EN 134 1471.1Sskrll#define CLK_TOP_SSUSB_PHY_CK_EN 135 1481.1Sskrll#define CLK_TOP_CONN_32K 136 1491.1Sskrll#define CLK_TOP_CONN_26M 137 1501.1Sskrll#define CLK_TOP_DSP_32K 138 1511.1Sskrll#define CLK_TOP_DSP_26M 139 1521.1Sskrll#define CLK_TOP_NR_CLK 140 1531.1Sskrll 1541.1Sskrll/* INFRACFG */ 1551.1Sskrll#define CLK_IFR_PMIC_TMR 0 1561.1Sskrll#define CLK_IFR_PMIC_AP 1 1571.1Sskrll#define CLK_IFR_PMIC_MD 2 1581.1Sskrll#define CLK_IFR_PMIC_CONN 3 1591.1Sskrll#define CLK_IFR_ICUSB 4 1601.1Sskrll#define CLK_IFR_GCE 5 1611.1Sskrll#define CLK_IFR_THERM 6 1621.1Sskrll#define CLK_IFR_PWM_HCLK 7 1631.1Sskrll#define CLK_IFR_PWM1 8 1641.1Sskrll#define CLK_IFR_PWM2 9 1651.1Sskrll#define CLK_IFR_PWM3 10 1661.1Sskrll#define CLK_IFR_PWM4 11 1671.1Sskrll#define CLK_IFR_PWM5 12 1681.1Sskrll#define CLK_IFR_PWM 13 1691.1Sskrll#define CLK_IFR_UART0 14 1701.1Sskrll#define CLK_IFR_UART1 15 1711.1Sskrll#define CLK_IFR_UART2 16 1721.1Sskrll#define CLK_IFR_DSP_UART 17 1731.1Sskrll#define CLK_IFR_GCE_26M 18 1741.1Sskrll#define CLK_IFR_CQ_DMA_FPC 19 1751.1Sskrll#define CLK_IFR_BTIF 20 1761.1Sskrll#define CLK_IFR_SPI0 21 1771.1Sskrll#define CLK_IFR_MSDC0_HCLK 22 1781.1Sskrll#define CLK_IFR_MSDC2_HCLK 23 1791.1Sskrll#define CLK_IFR_MSDC1_HCLK 24 1801.1Sskrll#define CLK_IFR_DVFSRC 25 1811.1Sskrll#define CLK_IFR_GCPU 26 1821.1Sskrll#define CLK_IFR_TRNG 27 1831.1Sskrll#define CLK_IFR_AUXADC 28 1841.1Sskrll#define CLK_IFR_CPUM 29 1851.1Sskrll#define CLK_IFR_AUXADC_MD 30 1861.1Sskrll#define CLK_IFR_AP_DMA 31 1871.1Sskrll#define CLK_IFR_DEBUGSYS 32 1881.1Sskrll#define CLK_IFR_AUDIO 33 1891.1Sskrll#define CLK_IFR_PWM_FBCLK6 34 1901.1Sskrll#define CLK_IFR_DISP_PWM 35 1911.1Sskrll#define CLK_IFR_AUD_26M_BK 36 1921.1Sskrll#define CLK_IFR_CQ_DMA 37 1931.1Sskrll#define CLK_IFR_MSDC0_SF 38 1941.1Sskrll#define CLK_IFR_MSDC1_SF 39 1951.1Sskrll#define CLK_IFR_MSDC2_SF 40 1961.1Sskrll#define CLK_IFR_AP_MSDC0 41 1971.1Sskrll#define CLK_IFR_MD_MSDC0 42 1981.1Sskrll#define CLK_IFR_MSDC0_SRC 43 1991.1Sskrll#define CLK_IFR_MSDC1_SRC 44 2001.1Sskrll#define CLK_IFR_MSDC2_SRC 45 2011.1Sskrll#define CLK_IFR_PWRAP_TMR 46 2021.1Sskrll#define CLK_IFR_PWRAP_SPI 47 2031.1Sskrll#define CLK_IFR_PWRAP_SYS 48 2041.1Sskrll#define CLK_IFR_MCU_PM_BK 49 2051.1Sskrll#define CLK_IFR_IRRX_26M 50 2061.1Sskrll#define CLK_IFR_IRRX_32K 51 2071.1Sskrll#define CLK_IFR_I2C0_AXI 52 2081.1Sskrll#define CLK_IFR_I2C1_AXI 53 2091.1Sskrll#define CLK_IFR_I2C2_AXI 54 2101.1Sskrll#define CLK_IFR_I2C3_AXI 55 2111.1Sskrll#define CLK_IFR_NIC_AXI 56 2121.1Sskrll#define CLK_IFR_NIC_SLV_AXI 57 2131.1Sskrll#define CLK_IFR_APU_AXI 58 2141.1Sskrll#define CLK_IFR_NFIECC 59 2151.1Sskrll#define CLK_IFR_NFIECC_BK 60 2161.1Sskrll#define CLK_IFR_NFI1X_BK 61 2171.1Sskrll#define CLK_IFR_NFI_BK 62 2181.1Sskrll#define CLK_IFR_MSDC2_AP_BK 63 2191.1Sskrll#define CLK_IFR_MSDC2_MD_BK 64 2201.1Sskrll#define CLK_IFR_MSDC2_BK 65 2211.1Sskrll#define CLK_IFR_SUSB_133_BK 66 2221.1Sskrll#define CLK_IFR_SUSB_66_BK 67 2231.1Sskrll#define CLK_IFR_SSUSB_SYS 68 2241.1Sskrll#define CLK_IFR_SSUSB_REF 69 2251.1Sskrll#define CLK_IFR_SSUSB_XHCI 70 2261.1Sskrll#define CLK_IFR_NR_CLK 71 2271.1Sskrll 2281.1Sskrll/* PERICFG */ 2291.1Sskrll#define CLK_PERIAXI 0 2301.1Sskrll#define CLK_PERI_NR_CLK 1 2311.1Sskrll 2321.1Sskrll/* APMIXEDSYS */ 2331.1Sskrll#define CLK_APMIXED_ARMPLL 0 2341.1Sskrll#define CLK_APMIXED_MAINPLL 1 2351.1Sskrll#define CLK_APMIXED_UNIVPLL 2 2361.1Sskrll#define CLK_APMIXED_MFGPLL 3 2371.1Sskrll#define CLK_APMIXED_MSDCPLL 4 2381.1Sskrll#define CLK_APMIXED_MMPLL 5 2391.1Sskrll#define CLK_APMIXED_APLL1 6 2401.1Sskrll#define CLK_APMIXED_APLL2 7 2411.1Sskrll#define CLK_APMIXED_LVDSPLL 8 2421.1Sskrll#define CLK_APMIXED_DSPPLL 9 2431.1Sskrll#define CLK_APMIXED_APUPLL 10 2441.1Sskrll#define CLK_APMIXED_UNIV_EN 11 2451.1Sskrll#define CLK_APMIXED_USB20_EN 12 2461.1Sskrll#define CLK_APMIXED_NR_CLK 13 2471.1Sskrll 2481.1Sskrll/* GCE */ 2491.1Sskrll#define CLK_GCE_FAXI 0 2501.1Sskrll#define CLK_GCE_NR_CLK 1 2511.1Sskrll 2521.1Sskrll/* AUDIOTOP */ 2531.1Sskrll#define CLK_AUD_AFE 0 2541.1Sskrll#define CLK_AUD_I2S 1 2551.1Sskrll#define CLK_AUD_22M 2 2561.1Sskrll#define CLK_AUD_24M 3 2571.1Sskrll#define CLK_AUD_INTDIR 4 2581.1Sskrll#define CLK_AUD_APLL2_TUNER 5 2591.1Sskrll#define CLK_AUD_APLL_TUNER 6 2601.1Sskrll#define CLK_AUD_SPDF 7 2611.1Sskrll#define CLK_AUD_HDMI 8 2621.1Sskrll#define CLK_AUD_HDMI_IN 9 2631.1Sskrll#define CLK_AUD_ADC 10 2641.1Sskrll#define CLK_AUD_DAC 11 2651.1Sskrll#define CLK_AUD_DAC_PREDIS 12 2661.1Sskrll#define CLK_AUD_TML 13 2671.1Sskrll#define CLK_AUD_I2S1_BK 14 2681.1Sskrll#define CLK_AUD_I2S2_BK 15 2691.1Sskrll#define CLK_AUD_I2S3_BK 16 2701.1Sskrll#define CLK_AUD_I2S4_BK 17 2711.1Sskrll#define CLK_AUD_NR_CLK 18 2721.1Sskrll 2731.1Sskrll/* MIPI_CSI0A */ 2741.1Sskrll#define CLK_MIPI0A_CSR_CSI_EN_0A 0 2751.1Sskrll#define CLK_MIPI_RX_ANA_CSI0A_NR_CLK 1 2761.1Sskrll 2771.1Sskrll/* MIPI_CSI0B */ 2781.1Sskrll#define CLK_MIPI0B_CSR_CSI_EN_0B 0 2791.1Sskrll#define CLK_MIPI_RX_ANA_CSI0B_NR_CLK 1 2801.1Sskrll 2811.1Sskrll/* MIPI_CSI1A */ 2821.1Sskrll#define CLK_MIPI1A_CSR_CSI_EN_1A 0 2831.1Sskrll#define CLK_MIPI_RX_ANA_CSI1A_NR_CLK 1 2841.1Sskrll 2851.1Sskrll/* MIPI_CSI1B */ 2861.1Sskrll#define CLK_MIPI1B_CSR_CSI_EN_1B 0 2871.1Sskrll#define CLK_MIPI_RX_ANA_CSI1B_NR_CLK 1 2881.1Sskrll 2891.1Sskrll/* MIPI_CSI2A */ 2901.1Sskrll#define CLK_MIPI2A_CSR_CSI_EN_2A 0 2911.1Sskrll#define CLK_MIPI_RX_ANA_CSI2A_NR_CLK 1 2921.1Sskrll 2931.1Sskrll/* MIPI_CSI2B */ 2941.1Sskrll#define CLK_MIPI2B_CSR_CSI_EN_2B 0 2951.1Sskrll#define CLK_MIPI_RX_ANA_CSI2B_NR_CLK 1 2961.1Sskrll 2971.1Sskrll/* MCUCFG */ 2981.1Sskrll#define CLK_MCU_BUS_SEL 0 2991.1Sskrll#define CLK_MCU_NR_CLK 1 3001.1Sskrll 3011.1Sskrll/* MFGCFG */ 3021.1Sskrll#define CLK_MFG_BG3D 0 3031.1Sskrll#define CLK_MFG_MBIST_DIAG 1 3041.1Sskrll#define CLK_MFG_NR_CLK 2 3051.1Sskrll 3061.1Sskrll/* MMSYS */ 3071.1Sskrll#define CLK_MM_MM_MDP_RDMA0 0 3081.1Sskrll#define CLK_MM_MM_MDP_CCORR0 1 3091.1Sskrll#define CLK_MM_MM_MDP_RSZ0 2 3101.1Sskrll#define CLK_MM_MM_MDP_RSZ1 3 3111.1Sskrll#define CLK_MM_MM_MDP_TDSHP0 4 3121.1Sskrll#define CLK_MM_MM_MDP_WROT0 5 3131.1Sskrll#define CLK_MM_MM_MDP_WDMA0 6 3141.1Sskrll#define CLK_MM_MM_DISP_OVL0 7 3151.1Sskrll#define CLK_MM_MM_DISP_OVL0_2L 8 3161.1Sskrll#define CLK_MM_MM_DISP_RSZ0 9 3171.1Sskrll#define CLK_MM_MM_DISP_RDMA0 10 3181.1Sskrll#define CLK_MM_MM_DISP_WDMA0 11 3191.1Sskrll#define CLK_MM_MM_DISP_COLOR0 12 3201.1Sskrll#define CLK_MM_MM_DISP_CCORR0 13 3211.1Sskrll#define CLK_MM_MM_DISP_AAL0 14 3221.1Sskrll#define CLK_MM_MM_DISP_GAMMA0 15 3231.1Sskrll#define CLK_MM_MM_DISP_DITHER0 16 3241.1Sskrll#define CLK_MM_MM_DSI0 17 3251.1Sskrll#define CLK_MM_MM_DISP_RDMA1 18 3261.1Sskrll#define CLK_MM_MM_MDP_RDMA1 19 3271.1Sskrll#define CLK_MM_DPI0_DPI0 20 3281.1Sskrll#define CLK_MM_MM_FAKE 21 3291.1Sskrll#define CLK_MM_MM_SMI_COMMON 22 3301.1Sskrll#define CLK_MM_MM_SMI_LARB0 23 3311.1Sskrll#define CLK_MM_MM_SMI_COMM0 24 3321.1Sskrll#define CLK_MM_MM_SMI_COMM1 25 3331.1Sskrll#define CLK_MM_MM_CAM_MDP 26 3341.1Sskrll#define CLK_MM_MM_SMI_IMG 27 3351.1Sskrll#define CLK_MM_MM_SMI_CAM 28 3361.1Sskrll#define CLK_MM_IMG_IMG_DL_RELAY 29 3371.1Sskrll#define CLK_MM_IMG_IMG_DL_ASYNC_TOP 30 3381.1Sskrll#define CLK_MM_DSI0_DIG_DSI 31 3391.1Sskrll#define CLK_MM_26M_HRTWT 32 3401.1Sskrll#define CLK_MM_MM_DPI0 33 3411.1Sskrll#define CLK_MM_LVDSTX_PXL 34 3421.1Sskrll#define CLK_MM_LVDSTX_CTS 35 3431.1Sskrll#define CLK_MM_NR_CLK 36 3441.1Sskrll 3451.1Sskrll/* IMGSYS */ 3461.1Sskrll#define CLK_CAM_LARB2 0 3471.1Sskrll#define CLK_CAM 1 3481.1Sskrll#define CLK_CAMTG 2 3491.1Sskrll#define CLK_CAM_SENIF 3 3501.1Sskrll#define CLK_CAMSV0 4 3511.1Sskrll#define CLK_CAMSV1 5 3521.1Sskrll#define CLK_CAM_FDVT 6 3531.1Sskrll#define CLK_CAM_WPE 7 3541.1Sskrll#define CLK_CAM_NR_CLK 8 3551.1Sskrll 3561.1Sskrll/* VDECSYS */ 3571.1Sskrll#define CLK_VDEC_VDEC 0 3581.1Sskrll#define CLK_VDEC_LARB1 1 3591.1Sskrll#define CLK_VDEC_NR_CLK 2 3601.1Sskrll 3611.1Sskrll/* VENCSYS */ 3621.1Sskrll#define CLK_VENC 0 3631.1Sskrll#define CLK_VENC_JPGENC 1 3641.1Sskrll#define CLK_VENC_NR_CLK 2 3651.1Sskrll 3661.1Sskrll/* APUSYS */ 3671.1Sskrll#define CLK_APU_IPU_CK 0 3681.1Sskrll#define CLK_APU_AXI 1 3691.1Sskrll#define CLK_APU_JTAG 2 3701.1Sskrll#define CLK_APU_IF_CK 3 3711.1Sskrll#define CLK_APU_EDMA 4 3721.1Sskrll#define CLK_APU_AHB 5 3731.1Sskrll#define CLK_APU_NR_CLK 6 3741.1Sskrll 3751.1Sskrll#endif /* _DT_BINDINGS_CLK_MT8365_H */ 376