1 /* $NetBSD: meson8b-clkc.h,v 1.1.1.4 2018/06/27 16:27:08 jmcneill Exp $ */ 2 3 /* SPDX-License-Identifier: GPL-2.0 */ 4 /* 5 * Meson8b clock tree IDs 6 */ 7 8 #ifndef __MESON8B_CLKC_H 9 #define __MESON8B_CLKC_H 10 11 #define CLKID_UNUSED 0 12 #define CLKID_XTAL 1 13 #define CLKID_PLL_FIXED 2 14 #define CLKID_PLL_VID 3 15 #define CLKID_PLL_SYS 4 16 #define CLKID_FCLK_DIV2 5 17 #define CLKID_FCLK_DIV3 6 18 #define CLKID_FCLK_DIV4 7 19 #define CLKID_FCLK_DIV5 8 20 #define CLKID_FCLK_DIV7 9 21 #define CLKID_CLK81 10 22 #define CLKID_MALI 11 23 #define CLKID_CPUCLK 12 24 #define CLKID_ZERO 13 25 #define CLKID_MPEG_SEL 14 26 #define CLKID_MPEG_DIV 15 27 #define CLKID_DDR 16 28 #define CLKID_DOS 17 29 #define CLKID_ISA 18 30 #define CLKID_PL301 19 31 #define CLKID_PERIPHS 20 32 #define CLKID_SPICC 21 33 #define CLKID_I2C 22 34 #define CLKID_SAR_ADC 23 35 #define CLKID_SMART_CARD 24 36 #define CLKID_RNG0 25 37 #define CLKID_UART0 26 38 #define CLKID_SDHC 27 39 #define CLKID_STREAM 28 40 #define CLKID_ASYNC_FIFO 29 41 #define CLKID_SDIO 30 42 #define CLKID_ABUF 31 43 #define CLKID_HIU_IFACE 32 44 #define CLKID_ASSIST_MISC 33 45 #define CLKID_SPI 34 46 #define CLKID_I2S_SPDIF 35 47 #define CLKID_ETH 36 48 #define CLKID_DEMUX 37 49 #define CLKID_AIU_GLUE 38 50 #define CLKID_IEC958 39 51 #define CLKID_I2S_OUT 40 52 #define CLKID_AMCLK 41 53 #define CLKID_AIFIFO2 42 54 #define CLKID_MIXER 43 55 #define CLKID_MIXER_IFACE 44 56 #define CLKID_ADC 45 57 #define CLKID_BLKMV 46 58 #define CLKID_AIU 47 59 #define CLKID_UART1 48 60 #define CLKID_G2D 49 61 #define CLKID_USB0 50 62 #define CLKID_USB1 51 63 #define CLKID_RESET 52 64 #define CLKID_NAND 53 65 #define CLKID_DOS_PARSER 54 66 #define CLKID_USB 55 67 #define CLKID_VDIN1 56 68 #define CLKID_AHB_ARB0 57 69 #define CLKID_EFUSE 58 70 #define CLKID_BOOT_ROM 59 71 #define CLKID_AHB_DATA_BUS 60 72 #define CLKID_AHB_CTRL_BUS 61 73 #define CLKID_HDMI_INTR_SYNC 62 74 #define CLKID_HDMI_PCLK 63 75 #define CLKID_USB1_DDR_BRIDGE 64 76 #define CLKID_USB0_DDR_BRIDGE 65 77 #define CLKID_MMC_PCLK 66 78 #define CLKID_DVIN 67 79 #define CLKID_UART2 68 80 #define CLKID_SANA 69 81 #define CLKID_VPU_INTR 70 82 #define CLKID_SEC_AHB_AHB3_BRIDGE 71 83 #define CLKID_CLK81_A9 72 84 #define CLKID_VCLK2_VENCI0 73 85 #define CLKID_VCLK2_VENCI1 74 86 #define CLKID_VCLK2_VENCP0 75 87 #define CLKID_VCLK2_VENCP1 76 88 #define CLKID_GCLK_VENCI_INT 77 89 #define CLKID_GCLK_VENCP_INT 78 90 #define CLKID_DAC_CLK 79 91 #define CLKID_AOCLK_GATE 80 92 #define CLKID_IEC958_GATE 81 93 #define CLKID_ENC480P 82 94 #define CLKID_RNG1 83 95 #define CLKID_GCLK_VENCL_INT 84 96 #define CLKID_VCLK2_VENCLMCC 85 97 #define CLKID_VCLK2_VENCL 86 98 #define CLKID_VCLK2_OTHER 87 99 #define CLKID_EDP 88 100 #define CLKID_AO_MEDIA_CPU 89 101 #define CLKID_AO_AHB_SRAM 90 102 #define CLKID_AO_AHB_BUS 91 103 #define CLKID_AO_IFACE 92 104 #define CLKID_MPLL0 93 105 #define CLKID_MPLL1 94 106 #define CLKID_MPLL2 95 107 #define CLKID_NAND_CLK 112 108 109 #endif /* __MESON8B_CLKC_H */ 110