1 1.1 jmcneill /* $NetBSD: mt6765-clk.h,v 1.1.1.1 2021/11/07 16:49:59 jmcneill Exp $ */ 2 1.1 jmcneill 3 1.1 jmcneill /* SPDX-License-Identifier: GPL-2.0 */ 4 1.1 jmcneill 5 1.1 jmcneill #ifndef _DT_BINDINGS_CLK_MT6765_H 6 1.1 jmcneill #define _DT_BINDINGS_CLK_MT6765_H 7 1.1 jmcneill 8 1.1 jmcneill /* FIX Clks */ 9 1.1 jmcneill #define CLK_TOP_CLK26M 0 10 1.1 jmcneill 11 1.1 jmcneill /* APMIXEDSYS */ 12 1.1 jmcneill #define CLK_APMIXED_ARMPLL_L 0 13 1.1 jmcneill #define CLK_APMIXED_ARMPLL 1 14 1.1 jmcneill #define CLK_APMIXED_CCIPLL 2 15 1.1 jmcneill #define CLK_APMIXED_MAINPLL 3 16 1.1 jmcneill #define CLK_APMIXED_MFGPLL 4 17 1.1 jmcneill #define CLK_APMIXED_MMPLL 5 18 1.1 jmcneill #define CLK_APMIXED_UNIV2PLL 6 19 1.1 jmcneill #define CLK_APMIXED_MSDCPLL 7 20 1.1 jmcneill #define CLK_APMIXED_APLL1 8 21 1.1 jmcneill #define CLK_APMIXED_MPLL 9 22 1.1 jmcneill #define CLK_APMIXED_ULPOSC1 10 23 1.1 jmcneill #define CLK_APMIXED_ULPOSC2 11 24 1.1 jmcneill #define CLK_APMIXED_SSUSB26M 12 25 1.1 jmcneill #define CLK_APMIXED_APPLL26M 13 26 1.1 jmcneill #define CLK_APMIXED_MIPIC0_26M 14 27 1.1 jmcneill #define CLK_APMIXED_MDPLLGP26M 15 28 1.1 jmcneill #define CLK_APMIXED_MMSYS_F26M 16 29 1.1 jmcneill #define CLK_APMIXED_UFS26M 17 30 1.1 jmcneill #define CLK_APMIXED_MIPIC1_26M 18 31 1.1 jmcneill #define CLK_APMIXED_MEMPLL26M 19 32 1.1 jmcneill #define CLK_APMIXED_CLKSQ_LVPLL_26M 20 33 1.1 jmcneill #define CLK_APMIXED_MIPID0_26M 21 34 1.1 jmcneill #define CLK_APMIXED_NR_CLK 22 35 1.1 jmcneill 36 1.1 jmcneill /* TOPCKGEN */ 37 1.1 jmcneill #define CLK_TOP_SYSPLL 0 38 1.1 jmcneill #define CLK_TOP_SYSPLL_D2 1 39 1.1 jmcneill #define CLK_TOP_SYSPLL1_D2 2 40 1.1 jmcneill #define CLK_TOP_SYSPLL1_D4 3 41 1.1 jmcneill #define CLK_TOP_SYSPLL1_D8 4 42 1.1 jmcneill #define CLK_TOP_SYSPLL1_D16 5 43 1.1 jmcneill #define CLK_TOP_SYSPLL_D3 6 44 1.1 jmcneill #define CLK_TOP_SYSPLL2_D2 7 45 1.1 jmcneill #define CLK_TOP_SYSPLL2_D4 8 46 1.1 jmcneill #define CLK_TOP_SYSPLL2_D8 9 47 1.1 jmcneill #define CLK_TOP_SYSPLL_D5 10 48 1.1 jmcneill #define CLK_TOP_SYSPLL3_D2 11 49 1.1 jmcneill #define CLK_TOP_SYSPLL3_D4 12 50 1.1 jmcneill #define CLK_TOP_SYSPLL_D7 13 51 1.1 jmcneill #define CLK_TOP_SYSPLL4_D2 14 52 1.1 jmcneill #define CLK_TOP_SYSPLL4_D4 15 53 1.1 jmcneill #define CLK_TOP_USB20_192M 16 54 1.1 jmcneill #define CLK_TOP_USB20_192M_D4 17 55 1.1 jmcneill #define CLK_TOP_USB20_192M_D8 18 56 1.1 jmcneill #define CLK_TOP_USB20_192M_D16 19 57 1.1 jmcneill #define CLK_TOP_USB20_192M_D32 20 58 1.1 jmcneill #define CLK_TOP_UNIVPLL 21 59 1.1 jmcneill #define CLK_TOP_UNIVPLL_D2 22 60 1.1 jmcneill #define CLK_TOP_UNIVPLL1_D2 23 61 1.1 jmcneill #define CLK_TOP_UNIVPLL1_D4 24 62 1.1 jmcneill #define CLK_TOP_UNIVPLL_D3 25 63 1.1 jmcneill #define CLK_TOP_UNIVPLL2_D2 26 64 1.1 jmcneill #define CLK_TOP_UNIVPLL2_D4 27 65 1.1 jmcneill #define CLK_TOP_UNIVPLL2_D8 28 66 1.1 jmcneill #define CLK_TOP_UNIVPLL2_D32 29 67 1.1 jmcneill #define CLK_TOP_UNIVPLL_D5 30 68 1.1 jmcneill #define CLK_TOP_UNIVPLL3_D2 31 69 1.1 jmcneill #define CLK_TOP_UNIVPLL3_D4 32 70 1.1 jmcneill #define CLK_TOP_MMPLL 33 71 1.1 jmcneill #define CLK_TOP_MMPLL_D2 34 72 1.1 jmcneill #define CLK_TOP_MPLL 35 73 1.1 jmcneill #define CLK_TOP_DA_MPLL_104M_DIV 36 74 1.1 jmcneill #define CLK_TOP_DA_MPLL_52M_DIV 37 75 1.1 jmcneill #define CLK_TOP_MFGPLL 38 76 1.1 jmcneill #define CLK_TOP_MSDCPLL 39 77 1.1 jmcneill #define CLK_TOP_MSDCPLL_D2 40 78 1.1 jmcneill #define CLK_TOP_APLL1 41 79 1.1 jmcneill #define CLK_TOP_APLL1_D2 42 80 1.1 jmcneill #define CLK_TOP_APLL1_D4 43 81 1.1 jmcneill #define CLK_TOP_APLL1_D8 44 82 1.1 jmcneill #define CLK_TOP_ULPOSC1 45 83 1.1 jmcneill #define CLK_TOP_ULPOSC1_D2 46 84 1.1 jmcneill #define CLK_TOP_ULPOSC1_D4 47 85 1.1 jmcneill #define CLK_TOP_ULPOSC1_D8 48 86 1.1 jmcneill #define CLK_TOP_ULPOSC1_D16 49 87 1.1 jmcneill #define CLK_TOP_ULPOSC1_D32 50 88 1.1 jmcneill #define CLK_TOP_DMPLL 51 89 1.1 jmcneill #define CLK_TOP_F_FRTC 52 90 1.1 jmcneill #define CLK_TOP_F_F26M 53 91 1.1 jmcneill #define CLK_TOP_AXI 54 92 1.1 jmcneill #define CLK_TOP_MM 55 93 1.1 jmcneill #define CLK_TOP_SCP 56 94 1.1 jmcneill #define CLK_TOP_MFG 57 95 1.1 jmcneill #define CLK_TOP_F_FUART 58 96 1.1 jmcneill #define CLK_TOP_SPI 59 97 1.1 jmcneill #define CLK_TOP_MSDC50_0 60 98 1.1 jmcneill #define CLK_TOP_MSDC30_1 61 99 1.1 jmcneill #define CLK_TOP_AUDIO 62 100 1.1 jmcneill #define CLK_TOP_AUD_1 63 101 1.1 jmcneill #define CLK_TOP_AUD_ENGEN1 64 102 1.1 jmcneill #define CLK_TOP_F_FDISP_PWM 65 103 1.1 jmcneill #define CLK_TOP_SSPM 66 104 1.1 jmcneill #define CLK_TOP_DXCC 67 105 1.1 jmcneill #define CLK_TOP_I2C 68 106 1.1 jmcneill #define CLK_TOP_F_FPWM 69 107 1.1 jmcneill #define CLK_TOP_F_FSENINF 70 108 1.1 jmcneill #define CLK_TOP_AES_FDE 71 109 1.1 jmcneill #define CLK_TOP_F_BIST2FPC 72 110 1.1 jmcneill #define CLK_TOP_ARMPLL_DIVIDER_PLL0 73 111 1.1 jmcneill #define CLK_TOP_ARMPLL_DIVIDER_PLL1 74 112 1.1 jmcneill #define CLK_TOP_ARMPLL_DIVIDER_PLL2 75 113 1.1 jmcneill #define CLK_TOP_DA_USB20_48M_DIV 76 114 1.1 jmcneill #define CLK_TOP_DA_UNIV_48M_DIV 77 115 1.1 jmcneill #define CLK_TOP_APLL12_DIV0 78 116 1.1 jmcneill #define CLK_TOP_APLL12_DIV1 79 117 1.1 jmcneill #define CLK_TOP_APLL12_DIV2 80 118 1.1 jmcneill #define CLK_TOP_APLL12_DIV3 81 119 1.1 jmcneill #define CLK_TOP_ARMPLL_DIVIDER_PLL0_EN 82 120 1.1 jmcneill #define CLK_TOP_ARMPLL_DIVIDER_PLL1_EN 83 121 1.1 jmcneill #define CLK_TOP_ARMPLL_DIVIDER_PLL2_EN 84 122 1.1 jmcneill #define CLK_TOP_FMEM_OCC_DRC_EN 85 123 1.1 jmcneill #define CLK_TOP_USB20_48M_EN 86 124 1.1 jmcneill #define CLK_TOP_UNIVPLL_48M_EN 87 125 1.1 jmcneill #define CLK_TOP_MPLL_104M_EN 88 126 1.1 jmcneill #define CLK_TOP_MPLL_52M_EN 89 127 1.1 jmcneill #define CLK_TOP_F_UFS_MP_SAP_CFG_EN 90 128 1.1 jmcneill #define CLK_TOP_F_BIST2FPC_EN 91 129 1.1 jmcneill #define CLK_TOP_MD_32K 92 130 1.1 jmcneill #define CLK_TOP_MD_26M 93 131 1.1 jmcneill #define CLK_TOP_MD2_32K 94 132 1.1 jmcneill #define CLK_TOP_MD2_26M 95 133 1.1 jmcneill #define CLK_TOP_AXI_SEL 96 134 1.1 jmcneill #define CLK_TOP_MEM_SEL 97 135 1.1 jmcneill #define CLK_TOP_MM_SEL 98 136 1.1 jmcneill #define CLK_TOP_SCP_SEL 99 137 1.1 jmcneill #define CLK_TOP_MFG_SEL 100 138 1.1 jmcneill #define CLK_TOP_ATB_SEL 101 139 1.1 jmcneill #define CLK_TOP_CAMTG_SEL 102 140 1.1 jmcneill #define CLK_TOP_CAMTG1_SEL 103 141 1.1 jmcneill #define CLK_TOP_CAMTG2_SEL 104 142 1.1 jmcneill #define CLK_TOP_CAMTG3_SEL 105 143 1.1 jmcneill #define CLK_TOP_UART_SEL 106 144 1.1 jmcneill #define CLK_TOP_SPI_SEL 107 145 1.1 jmcneill #define CLK_TOP_MSDC50_0_HCLK_SEL 108 146 1.1 jmcneill #define CLK_TOP_MSDC50_0_SEL 109 147 1.1 jmcneill #define CLK_TOP_MSDC30_1_SEL 110 148 1.1 jmcneill #define CLK_TOP_AUDIO_SEL 111 149 1.1 jmcneill #define CLK_TOP_AUD_INTBUS_SEL 112 150 1.1 jmcneill #define CLK_TOP_AUD_1_SEL 113 151 1.1 jmcneill #define CLK_TOP_AUD_ENGEN1_SEL 114 152 1.1 jmcneill #define CLK_TOP_DISP_PWM_SEL 115 153 1.1 jmcneill #define CLK_TOP_SSPM_SEL 116 154 1.1 jmcneill #define CLK_TOP_DXCC_SEL 117 155 1.1 jmcneill #define CLK_TOP_USB_TOP_SEL 118 156 1.1 jmcneill #define CLK_TOP_SPM_SEL 119 157 1.1 jmcneill #define CLK_TOP_I2C_SEL 120 158 1.1 jmcneill #define CLK_TOP_PWM_SEL 121 159 1.1 jmcneill #define CLK_TOP_SENINF_SEL 122 160 1.1 jmcneill #define CLK_TOP_AES_FDE_SEL 123 161 1.1 jmcneill #define CLK_TOP_PWRAP_ULPOSC_SEL 124 162 1.1 jmcneill #define CLK_TOP_CAMTM_SEL 125 163 1.1 jmcneill #define CLK_TOP_NR_CLK 126 164 1.1 jmcneill 165 1.1 jmcneill /* INFRACFG */ 166 1.1 jmcneill #define CLK_IFR_ICUSB 0 167 1.1 jmcneill #define CLK_IFR_GCE 1 168 1.1 jmcneill #define CLK_IFR_THERM 2 169 1.1 jmcneill #define CLK_IFR_I2C_AP 3 170 1.1 jmcneill #define CLK_IFR_I2C_CCU 4 171 1.1 jmcneill #define CLK_IFR_I2C_SSPM 5 172 1.1 jmcneill #define CLK_IFR_I2C_RSV 6 173 1.1 jmcneill #define CLK_IFR_PWM_HCLK 7 174 1.1 jmcneill #define CLK_IFR_PWM1 8 175 1.1 jmcneill #define CLK_IFR_PWM2 9 176 1.1 jmcneill #define CLK_IFR_PWM3 10 177 1.1 jmcneill #define CLK_IFR_PWM4 11 178 1.1 jmcneill #define CLK_IFR_PWM5 12 179 1.1 jmcneill #define CLK_IFR_PWM 13 180 1.1 jmcneill #define CLK_IFR_UART0 14 181 1.1 jmcneill #define CLK_IFR_UART1 15 182 1.1 jmcneill #define CLK_IFR_GCE_26M 16 183 1.1 jmcneill #define CLK_IFR_CQ_DMA_FPC 17 184 1.1 jmcneill #define CLK_IFR_BTIF 18 185 1.1 jmcneill #define CLK_IFR_SPI0 19 186 1.1 jmcneill #define CLK_IFR_MSDC0 20 187 1.1 jmcneill #define CLK_IFR_MSDC1 21 188 1.1 jmcneill #define CLK_IFR_TRNG 22 189 1.1 jmcneill #define CLK_IFR_AUXADC 23 190 1.1 jmcneill #define CLK_IFR_CCIF1_AP 24 191 1.1 jmcneill #define CLK_IFR_CCIF1_MD 25 192 1.1 jmcneill #define CLK_IFR_AUXADC_MD 26 193 1.1 jmcneill #define CLK_IFR_AP_DMA 27 194 1.1 jmcneill #define CLK_IFR_DEVICE_APC 28 195 1.1 jmcneill #define CLK_IFR_CCIF_AP 29 196 1.1 jmcneill #define CLK_IFR_AUDIO 30 197 1.1 jmcneill #define CLK_IFR_CCIF_MD 31 198 1.1 jmcneill #define CLK_IFR_RG_PWM_FBCLK6 32 199 1.1 jmcneill #define CLK_IFR_DISP_PWM 33 200 1.1 jmcneill #define CLK_IFR_CLDMA_BCLK 34 201 1.1 jmcneill #define CLK_IFR_AUDIO_26M_BCLK 35 202 1.1 jmcneill #define CLK_IFR_SPI1 36 203 1.1 jmcneill #define CLK_IFR_I2C4 37 204 1.1 jmcneill #define CLK_IFR_SPI2 38 205 1.1 jmcneill #define CLK_IFR_SPI3 39 206 1.1 jmcneill #define CLK_IFR_I2C5 40 207 1.1 jmcneill #define CLK_IFR_I2C5_ARBITER 41 208 1.1 jmcneill #define CLK_IFR_I2C5_IMM 42 209 1.1 jmcneill #define CLK_IFR_I2C1_ARBITER 43 210 1.1 jmcneill #define CLK_IFR_I2C1_IMM 44 211 1.1 jmcneill #define CLK_IFR_I2C2_ARBITER 45 212 1.1 jmcneill #define CLK_IFR_I2C2_IMM 46 213 1.1 jmcneill #define CLK_IFR_SPI4 47 214 1.1 jmcneill #define CLK_IFR_SPI5 48 215 1.1 jmcneill #define CLK_IFR_CQ_DMA 49 216 1.1 jmcneill #define CLK_IFR_FAES_FDE 50 217 1.1 jmcneill #define CLK_IFR_MSDC0_SELF 51 218 1.1 jmcneill #define CLK_IFR_MSDC1_SELF 52 219 1.1 jmcneill #define CLK_IFR_I2C6 53 220 1.1 jmcneill #define CLK_IFR_AP_MSDC0 54 221 1.1 jmcneill #define CLK_IFR_MD_MSDC0 55 222 1.1 jmcneill #define CLK_IFR_MSDC0_SRC 56 223 1.1 jmcneill #define CLK_IFR_MSDC1_SRC 57 224 1.1 jmcneill #define CLK_IFR_AES_TOP0_BCLK 58 225 1.1 jmcneill #define CLK_IFR_MCU_PM_BCLK 59 226 1.1 jmcneill #define CLK_IFR_CCIF2_AP 60 227 1.1 jmcneill #define CLK_IFR_CCIF2_MD 61 228 1.1 jmcneill #define CLK_IFR_CCIF3_AP 62 229 1.1 jmcneill #define CLK_IFR_CCIF3_MD 63 230 1.1 jmcneill #define CLK_IFR_NR_CLK 64 231 1.1 jmcneill 232 1.1 jmcneill /* AUDIO */ 233 1.1 jmcneill #define CLK_AUDIO_AFE 0 234 1.1 jmcneill #define CLK_AUDIO_22M 1 235 1.1 jmcneill #define CLK_AUDIO_APLL_TUNER 2 236 1.1 jmcneill #define CLK_AUDIO_ADC 3 237 1.1 jmcneill #define CLK_AUDIO_DAC 4 238 1.1 jmcneill #define CLK_AUDIO_DAC_PREDIS 5 239 1.1 jmcneill #define CLK_AUDIO_TML 6 240 1.1 jmcneill #define CLK_AUDIO_I2S1_BCLK 7 241 1.1 jmcneill #define CLK_AUDIO_I2S2_BCLK 8 242 1.1 jmcneill #define CLK_AUDIO_I2S3_BCLK 9 243 1.1 jmcneill #define CLK_AUDIO_I2S4_BCLK 10 244 1.1 jmcneill #define CLK_AUDIO_NR_CLK 11 245 1.1 jmcneill 246 1.1 jmcneill /* MIPI_RX_ANA_CSI0A */ 247 1.1 jmcneill 248 1.1 jmcneill #define CLK_MIPI0A_CSR_CSI_EN_0A 0 249 1.1 jmcneill #define CLK_MIPI0A_NR_CLK 1 250 1.1 jmcneill 251 1.1 jmcneill /* MMSYS_CONFIG */ 252 1.1 jmcneill 253 1.1 jmcneill #define CLK_MM_MDP_RDMA0 0 254 1.1 jmcneill #define CLK_MM_MDP_CCORR0 1 255 1.1 jmcneill #define CLK_MM_MDP_RSZ0 2 256 1.1 jmcneill #define CLK_MM_MDP_RSZ1 3 257 1.1 jmcneill #define CLK_MM_MDP_TDSHP0 4 258 1.1 jmcneill #define CLK_MM_MDP_WROT0 5 259 1.1 jmcneill #define CLK_MM_MDP_WDMA0 6 260 1.1 jmcneill #define CLK_MM_DISP_OVL0 7 261 1.1 jmcneill #define CLK_MM_DISP_OVL0_2L 8 262 1.1 jmcneill #define CLK_MM_DISP_RSZ0 9 263 1.1 jmcneill #define CLK_MM_DISP_RDMA0 10 264 1.1 jmcneill #define CLK_MM_DISP_WDMA0 11 265 1.1 jmcneill #define CLK_MM_DISP_COLOR0 12 266 1.1 jmcneill #define CLK_MM_DISP_CCORR0 13 267 1.1 jmcneill #define CLK_MM_DISP_AAL0 14 268 1.1 jmcneill #define CLK_MM_DISP_GAMMA0 15 269 1.1 jmcneill #define CLK_MM_DISP_DITHER0 16 270 1.1 jmcneill #define CLK_MM_DSI0 17 271 1.1 jmcneill #define CLK_MM_FAKE_ENG 18 272 1.1 jmcneill #define CLK_MM_SMI_COMMON 19 273 1.1 jmcneill #define CLK_MM_SMI_LARB0 20 274 1.1 jmcneill #define CLK_MM_SMI_COMM0 21 275 1.1 jmcneill #define CLK_MM_SMI_COMM1 22 276 1.1 jmcneill #define CLK_MM_CAM_MDP 23 277 1.1 jmcneill #define CLK_MM_SMI_IMG 24 278 1.1 jmcneill #define CLK_MM_SMI_CAM 25 279 1.1 jmcneill #define CLK_MM_IMG_DL_RELAY 26 280 1.1 jmcneill #define CLK_MM_IMG_DL_ASYNC_TOP 27 281 1.1 jmcneill #define CLK_MM_DIG_DSI 28 282 1.1 jmcneill #define CLK_MM_F26M_HRTWT 29 283 1.1 jmcneill #define CLK_MM_NR_CLK 30 284 1.1 jmcneill 285 1.1 jmcneill /* IMGSYS */ 286 1.1 jmcneill 287 1.1 jmcneill #define CLK_IMG_LARB2 0 288 1.1 jmcneill #define CLK_IMG_DIP 1 289 1.1 jmcneill #define CLK_IMG_FDVT 2 290 1.1 jmcneill #define CLK_IMG_DPE 3 291 1.1 jmcneill #define CLK_IMG_RSC 4 292 1.1 jmcneill #define CLK_IMG_NR_CLK 5 293 1.1 jmcneill 294 1.1 jmcneill /* VENCSYS */ 295 1.1 jmcneill 296 1.1 jmcneill #define CLK_VENC_SET0_LARB 0 297 1.1 jmcneill #define CLK_VENC_SET1_VENC 1 298 1.1 jmcneill #define CLK_VENC_SET2_JPGENC 2 299 1.1 jmcneill #define CLK_VENC_SET3_VDEC 3 300 1.1 jmcneill #define CLK_VENC_NR_CLK 4 301 1.1 jmcneill 302 1.1 jmcneill /* CAMSYS */ 303 1.1 jmcneill 304 1.1 jmcneill #define CLK_CAM_LARB3 0 305 1.1 jmcneill #define CLK_CAM_DFP_VAD 1 306 1.1 jmcneill #define CLK_CAM 2 307 1.1 jmcneill #define CLK_CAMTG 3 308 1.1 jmcneill #define CLK_CAM_SENINF 4 309 1.1 jmcneill #define CLK_CAMSV0 5 310 1.1 jmcneill #define CLK_CAMSV1 6 311 1.1 jmcneill #define CLK_CAMSV2 7 312 1.1 jmcneill #define CLK_CAM_CCU 8 313 1.1 jmcneill #define CLK_CAM_NR_CLK 9 314 1.1 jmcneill 315 1.1 jmcneill #endif /* _DT_BINDINGS_CLK_MT6765_H */ 316