11.1Sskrll/*	$NetBSD: nuvoton,npcm845-clk.h,v 1.1.1.1 2026/01/18 05:21:33 skrll Exp $	*/
21.1Sskrll
31.1Sskrll/* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */
41.1Sskrll/*
51.1Sskrll * Copyright (C) 2021 Nuvoton Technologies.
61.1Sskrll * Author: Tomer Maimon <tomer.maimon@nuvoton.com>
71.1Sskrll *
81.1Sskrll * Device Tree binding constants for NPCM8XX clock controller.
91.1Sskrll */
101.1Sskrll
111.1Sskrll#ifndef __DT_BINDINGS_CLOCK_NPCM8XX_H
121.1Sskrll#define __DT_BINDINGS_CLOCK_NPCM8XX_H
131.1Sskrll
141.1Sskrll#define NPCM8XX_CLK_CPU		0
151.1Sskrll#define NPCM8XX_CLK_GFX_PIXEL	1
161.1Sskrll#define NPCM8XX_CLK_MC		2
171.1Sskrll#define NPCM8XX_CLK_ADC		3
181.1Sskrll#define NPCM8XX_CLK_AHB		4
191.1Sskrll#define NPCM8XX_CLK_TIMER	5
201.1Sskrll#define NPCM8XX_CLK_UART	6
211.1Sskrll#define NPCM8XX_CLK_UART2	7
221.1Sskrll#define NPCM8XX_CLK_MMC		8
231.1Sskrll#define NPCM8XX_CLK_SPI3	9
241.1Sskrll#define NPCM8XX_CLK_PCI		10
251.1Sskrll#define NPCM8XX_CLK_AXI		11
261.1Sskrll#define NPCM8XX_CLK_APB4	12
271.1Sskrll#define NPCM8XX_CLK_APB3	13
281.1Sskrll#define NPCM8XX_CLK_APB2	14
291.1Sskrll#define NPCM8XX_CLK_APB1	15
301.1Sskrll#define NPCM8XX_CLK_APB5	16
311.1Sskrll#define NPCM8XX_CLK_CLKOUT	17
321.1Sskrll#define NPCM8XX_CLK_GFX		18
331.1Sskrll#define NPCM8XX_CLK_SU		19
341.1Sskrll#define NPCM8XX_CLK_SU48	20
351.1Sskrll#define NPCM8XX_CLK_SDHC	21
361.1Sskrll#define NPCM8XX_CLK_SPI0	22
371.1Sskrll#define NPCM8XX_CLK_SPI1	23
381.1Sskrll#define NPCM8XX_CLK_SPIX	24
391.1Sskrll#define NPCM8XX_CLK_RG		25
401.1Sskrll#define NPCM8XX_CLK_RCP		26
411.1Sskrll#define NPCM8XX_CLK_PRE_ADC	27
421.1Sskrll#define NPCM8XX_CLK_ATB		28
431.1Sskrll#define NPCM8XX_CLK_PRE_CLK	29
441.1Sskrll#define NPCM8XX_CLK_TH		30
451.1Sskrll#define NPCM8XX_CLK_REFCLK	31
461.1Sskrll#define NPCM8XX_CLK_SYSBYPCK	32
471.1Sskrll#define NPCM8XX_CLK_MCBYPCK	33
481.1Sskrll
491.1Sskrll#define NPCM8XX_NUM_CLOCKS	(NPCM8XX_CLK_MCBYPCK + 1)
501.1Sskrll
511.1Sskrll#endif
52