Home | History | Annotate | Line # | Download | only in clock
      1      1.1  jmcneill /*	$NetBSD: omap5.h,v 1.1.1.3 2021/11/07 16:49:59 jmcneill Exp $	*/
      2      1.1  jmcneill 
      3  1.1.1.2     skrll /* SPDX-License-Identifier: GPL-2.0-only */
      4      1.1  jmcneill /*
      5      1.1  jmcneill  * Copyright 2017 Texas Instruments, Inc.
      6      1.1  jmcneill  */
      7      1.1  jmcneill #ifndef __DT_BINDINGS_CLK_OMAP5_H
      8      1.1  jmcneill #define __DT_BINDINGS_CLK_OMAP5_H
      9      1.1  jmcneill 
     10      1.1  jmcneill #define OMAP5_CLKCTRL_OFFSET	0x20
     11      1.1  jmcneill #define OMAP5_CLKCTRL_INDEX(offset)	((offset) - OMAP5_CLKCTRL_OFFSET)
     12      1.1  jmcneill 
     13      1.1  jmcneill /* mpu clocks */
     14      1.1  jmcneill #define OMAP5_MPU_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x20)
     15      1.1  jmcneill 
     16      1.1  jmcneill /* dsp clocks */
     17      1.1  jmcneill #define OMAP5_MMU_DSP_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x20)
     18      1.1  jmcneill 
     19      1.1  jmcneill /* abe clocks */
     20      1.1  jmcneill #define OMAP5_L4_ABE_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x20)
     21  1.1.1.3  jmcneill #define OMAP5_AESS_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x28)
     22      1.1  jmcneill #define OMAP5_MCPDM_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x30)
     23      1.1  jmcneill #define OMAP5_DMIC_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x38)
     24      1.1  jmcneill #define OMAP5_MCBSP1_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x48)
     25      1.1  jmcneill #define OMAP5_MCBSP2_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x50)
     26      1.1  jmcneill #define OMAP5_MCBSP3_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x58)
     27      1.1  jmcneill #define OMAP5_TIMER5_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x68)
     28      1.1  jmcneill #define OMAP5_TIMER6_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x70)
     29      1.1  jmcneill #define OMAP5_TIMER7_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x78)
     30      1.1  jmcneill #define OMAP5_TIMER8_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x80)
     31      1.1  jmcneill 
     32      1.1  jmcneill /* l3main1 clocks */
     33      1.1  jmcneill #define OMAP5_L3_MAIN_1_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x20)
     34      1.1  jmcneill 
     35      1.1  jmcneill /* l3main2 clocks */
     36      1.1  jmcneill #define OMAP5_L3_MAIN_2_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x20)
     37  1.1.1.3  jmcneill #define OMAP5_L3_MAIN_2_GPMC_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x28)
     38  1.1.1.3  jmcneill #define OMAP5_L3_MAIN_2_OCMC_RAM_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x30)
     39      1.1  jmcneill 
     40      1.1  jmcneill /* ipu clocks */
     41      1.1  jmcneill #define OMAP5_MMU_IPU_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x20)
     42      1.1  jmcneill 
     43      1.1  jmcneill /* dma clocks */
     44      1.1  jmcneill #define OMAP5_DMA_SYSTEM_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x20)
     45      1.1  jmcneill 
     46      1.1  jmcneill /* emif clocks */
     47      1.1  jmcneill #define OMAP5_DMM_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x20)
     48      1.1  jmcneill #define OMAP5_EMIF1_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x30)
     49      1.1  jmcneill #define OMAP5_EMIF2_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x38)
     50      1.1  jmcneill 
     51      1.1  jmcneill /* l4cfg clocks */
     52      1.1  jmcneill #define OMAP5_L4_CFG_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x20)
     53      1.1  jmcneill #define OMAP5_SPINLOCK_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x28)
     54      1.1  jmcneill #define OMAP5_MAILBOX_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x30)
     55      1.1  jmcneill 
     56      1.1  jmcneill /* l3instr clocks */
     57      1.1  jmcneill #define OMAP5_L3_MAIN_3_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x20)
     58      1.1  jmcneill #define OMAP5_L3_INSTR_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x28)
     59      1.1  jmcneill 
     60      1.1  jmcneill /* l4per clocks */
     61      1.1  jmcneill #define OMAP5_TIMER10_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x28)
     62      1.1  jmcneill #define OMAP5_TIMER11_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x30)
     63      1.1  jmcneill #define OMAP5_TIMER2_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x38)
     64      1.1  jmcneill #define OMAP5_TIMER3_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x40)
     65      1.1  jmcneill #define OMAP5_TIMER4_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x48)
     66      1.1  jmcneill #define OMAP5_TIMER9_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x50)
     67      1.1  jmcneill #define OMAP5_GPIO2_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x60)
     68      1.1  jmcneill #define OMAP5_GPIO3_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x68)
     69      1.1  jmcneill #define OMAP5_GPIO4_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x70)
     70      1.1  jmcneill #define OMAP5_GPIO5_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x78)
     71      1.1  jmcneill #define OMAP5_GPIO6_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x80)
     72      1.1  jmcneill #define OMAP5_I2C1_CLKCTRL	OMAP5_CLKCTRL_INDEX(0xa0)
     73      1.1  jmcneill #define OMAP5_I2C2_CLKCTRL	OMAP5_CLKCTRL_INDEX(0xa8)
     74      1.1  jmcneill #define OMAP5_I2C3_CLKCTRL	OMAP5_CLKCTRL_INDEX(0xb0)
     75      1.1  jmcneill #define OMAP5_I2C4_CLKCTRL	OMAP5_CLKCTRL_INDEX(0xb8)
     76      1.1  jmcneill #define OMAP5_L4_PER_CLKCTRL	OMAP5_CLKCTRL_INDEX(0xc0)
     77      1.1  jmcneill #define OMAP5_MCSPI1_CLKCTRL	OMAP5_CLKCTRL_INDEX(0xf0)
     78      1.1  jmcneill #define OMAP5_MCSPI2_CLKCTRL	OMAP5_CLKCTRL_INDEX(0xf8)
     79      1.1  jmcneill #define OMAP5_MCSPI3_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x100)
     80      1.1  jmcneill #define OMAP5_MCSPI4_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x108)
     81      1.1  jmcneill #define OMAP5_GPIO7_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x110)
     82      1.1  jmcneill #define OMAP5_GPIO8_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x118)
     83      1.1  jmcneill #define OMAP5_MMC3_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x120)
     84      1.1  jmcneill #define OMAP5_MMC4_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x128)
     85      1.1  jmcneill #define OMAP5_UART1_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x140)
     86      1.1  jmcneill #define OMAP5_UART2_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x148)
     87      1.1  jmcneill #define OMAP5_UART3_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x150)
     88      1.1  jmcneill #define OMAP5_UART4_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x158)
     89      1.1  jmcneill #define OMAP5_MMC5_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x160)
     90      1.1  jmcneill #define OMAP5_I2C5_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x168)
     91      1.1  jmcneill #define OMAP5_UART5_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x170)
     92      1.1  jmcneill #define OMAP5_UART6_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x178)
     93      1.1  jmcneill 
     94  1.1.1.3  jmcneill /* l4_secure clocks */
     95  1.1.1.3  jmcneill #define OMAP5_L4_SECURE_CLKCTRL_OFFSET	0x1a0
     96  1.1.1.3  jmcneill #define OMAP5_L4_SECURE_CLKCTRL_INDEX(offset)	((offset) - OMAP5_L4_SECURE_CLKCTRL_OFFSET)
     97  1.1.1.3  jmcneill #define OMAP5_AES1_CLKCTRL	OMAP5_L4_SECURE_CLKCTRL_INDEX(0x1a0)
     98  1.1.1.3  jmcneill #define OMAP5_AES2_CLKCTRL	OMAP5_L4_SECURE_CLKCTRL_INDEX(0x1a8)
     99  1.1.1.3  jmcneill #define OMAP5_DES3DES_CLKCTRL	OMAP5_L4_SECURE_CLKCTRL_INDEX(0x1b0)
    100  1.1.1.3  jmcneill #define OMAP5_FPKA_CLKCTRL	OMAP5_L4_SECURE_CLKCTRL_INDEX(0x1b8)
    101  1.1.1.3  jmcneill #define OMAP5_RNG_CLKCTRL	OMAP5_L4_SECURE_CLKCTRL_INDEX(0x1c0)
    102  1.1.1.3  jmcneill #define OMAP5_SHA2MD5_CLKCTRL	OMAP5_L4_SECURE_CLKCTRL_INDEX(0x1c8)
    103  1.1.1.3  jmcneill #define OMAP5_DMA_CRYPTO_CLKCTRL	OMAP5_L4_SECURE_CLKCTRL_INDEX(0x1d8)
    104  1.1.1.3  jmcneill 
    105  1.1.1.2     skrll /* iva clocks */
    106  1.1.1.2     skrll #define OMAP5_IVA_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x20)
    107  1.1.1.2     skrll #define OMAP5_SL2IF_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x28)
    108  1.1.1.2     skrll 
    109      1.1  jmcneill /* dss clocks */
    110      1.1  jmcneill #define OMAP5_DSS_CORE_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x20)
    111      1.1  jmcneill 
    112  1.1.1.2     skrll /* gpu clocks */
    113  1.1.1.2     skrll #define OMAP5_GPU_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x20)
    114  1.1.1.2     skrll 
    115      1.1  jmcneill /* l3init clocks */
    116      1.1  jmcneill #define OMAP5_MMC1_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x28)
    117      1.1  jmcneill #define OMAP5_MMC2_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x30)
    118      1.1  jmcneill #define OMAP5_USB_HOST_HS_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x58)
    119      1.1  jmcneill #define OMAP5_USB_TLL_HS_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x68)
    120      1.1  jmcneill #define OMAP5_SATA_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x88)
    121      1.1  jmcneill #define OMAP5_OCP2SCP1_CLKCTRL	OMAP5_CLKCTRL_INDEX(0xe0)
    122      1.1  jmcneill #define OMAP5_OCP2SCP3_CLKCTRL	OMAP5_CLKCTRL_INDEX(0xe8)
    123      1.1  jmcneill #define OMAP5_USB_OTG_SS_CLKCTRL	OMAP5_CLKCTRL_INDEX(0xf0)
    124      1.1  jmcneill 
    125      1.1  jmcneill /* wkupaon clocks */
    126      1.1  jmcneill #define OMAP5_L4_WKUP_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x20)
    127      1.1  jmcneill #define OMAP5_WD_TIMER2_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x30)
    128      1.1  jmcneill #define OMAP5_GPIO1_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x38)
    129      1.1  jmcneill #define OMAP5_TIMER1_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x40)
    130      1.1  jmcneill #define OMAP5_COUNTER_32K_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x50)
    131      1.1  jmcneill #define OMAP5_KBD_CLKCTRL	OMAP5_CLKCTRL_INDEX(0x78)
    132      1.1  jmcneill 
    133      1.1  jmcneill #endif
    134