11.1Sskrll/* $NetBSD: qcom,gcc-sm8450.h,v 1.1.1.1 2026/01/18 05:21:36 skrll Exp $ */ 21.1Sskrll 31.1Sskrll/* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */ 41.1Sskrll/* 51.1Sskrll * Copyright (c) 2020, The Linux Foundation. All rights reserved. 61.1Sskrll * Copyright (c) 2021, Linaro Limited 71.1Sskrll */ 81.1Sskrll 91.1Sskrll#ifndef _DT_BINDINGS_CLK_QCOM_GCC_SM8450_H 101.1Sskrll#define _DT_BINDINGS_CLK_QCOM_GCC_SM8450_H 111.1Sskrll 121.1Sskrll/* GCC HW clocks */ 131.1Sskrll#define PCIE_0_PIPE_CLK 1 141.1Sskrll#define PCIE_1_PHY_AUX_CLK 2 151.1Sskrll#define PCIE_1_PIPE_CLK 3 161.1Sskrll#define UFS_PHY_RX_SYMBOL_0_CLK 4 171.1Sskrll#define UFS_PHY_RX_SYMBOL_1_CLK 5 181.1Sskrll#define UFS_PHY_TX_SYMBOL_0_CLK 6 191.1Sskrll#define USB3_PHY_WRAPPER_GCC_USB30_PIPE_CLK 7 201.1Sskrll 211.1Sskrll/* GCC clocks */ 221.1Sskrll#define GCC_AGGRE_NOC_PCIE_0_AXI_CLK 8 231.1Sskrll#define GCC_AGGRE_NOC_PCIE_1_AXI_CLK 9 241.1Sskrll#define GCC_AGGRE_UFS_PHY_AXI_CLK 10 251.1Sskrll#define GCC_AGGRE_UFS_PHY_AXI_HW_CTL_CLK 11 261.1Sskrll#define GCC_AGGRE_USB3_PRIM_AXI_CLK 12 271.1Sskrll#define GCC_ANOC_PCIE_PWRCTL_CLK 13 281.1Sskrll#define GCC_BOOT_ROM_AHB_CLK 14 291.1Sskrll#define GCC_CAMERA_AHB_CLK 15 301.1Sskrll#define GCC_CAMERA_HF_AXI_CLK 16 311.1Sskrll#define GCC_CAMERA_SF_AXI_CLK 17 321.1Sskrll#define GCC_CAMERA_XO_CLK 18 331.1Sskrll#define GCC_CFG_NOC_PCIE_ANOC_AHB_CLK 19 341.1Sskrll#define GCC_CFG_NOC_USB3_PRIM_AXI_CLK 20 351.1Sskrll#define GCC_CPUSS_AHB_CLK 21 361.1Sskrll#define GCC_CPUSS_AHB_CLK_SRC 22 371.1Sskrll#define GCC_CPUSS_AHB_POSTDIV_CLK_SRC 23 381.1Sskrll#define GCC_CPUSS_CONFIG_NOC_SF_CLK 24 391.1Sskrll#define GCC_DDRSS_GPU_AXI_CLK 25 401.1Sskrll#define GCC_DDRSS_PCIE_SF_TBU_CLK 26 411.1Sskrll#define GCC_DISP_AHB_CLK 27 421.1Sskrll#define GCC_DISP_HF_AXI_CLK 28 431.1Sskrll#define GCC_DISP_SF_AXI_CLK 29 441.1Sskrll#define GCC_DISP_XO_CLK 30 451.1Sskrll#define GCC_EUSB3_0_CLKREF_EN 31 461.1Sskrll#define GCC_GP1_CLK 32 471.1Sskrll#define GCC_GP1_CLK_SRC 33 481.1Sskrll#define GCC_GP2_CLK 34 491.1Sskrll#define GCC_GP2_CLK_SRC 35 501.1Sskrll#define GCC_GP3_CLK 36 511.1Sskrll#define GCC_GP3_CLK_SRC 37 521.1Sskrll#define GCC_GPLL0 38 531.1Sskrll#define GCC_GPLL0_OUT_EVEN 39 541.1Sskrll#define GCC_GPLL4 40 551.1Sskrll#define GCC_GPLL9 41 561.1Sskrll#define GCC_GPU_CFG_AHB_CLK 42 571.1Sskrll#define GCC_GPU_GPLL0_CLK_SRC 43 581.1Sskrll#define GCC_GPU_GPLL0_DIV_CLK_SRC 44 591.1Sskrll#define GCC_GPU_MEMNOC_GFX_CLK 45 601.1Sskrll#define GCC_GPU_SNOC_DVM_GFX_CLK 46 611.1Sskrll#define GCC_PCIE_0_AUX_CLK 47 621.1Sskrll#define GCC_PCIE_0_AUX_CLK_SRC 48 631.1Sskrll#define GCC_PCIE_0_CFG_AHB_CLK 49 641.1Sskrll#define GCC_PCIE_0_CLKREF_EN 50 651.1Sskrll#define GCC_PCIE_0_MSTR_AXI_CLK 51 661.1Sskrll#define GCC_PCIE_0_PHY_RCHNG_CLK 52 671.1Sskrll#define GCC_PCIE_0_PHY_RCHNG_CLK_SRC 53 681.1Sskrll#define GCC_PCIE_0_PIPE_CLK 54 691.1Sskrll#define GCC_PCIE_0_PIPE_CLK_SRC 55 701.1Sskrll#define GCC_PCIE_0_SLV_AXI_CLK 56 711.1Sskrll#define GCC_PCIE_0_SLV_Q2A_AXI_CLK 57 721.1Sskrll#define GCC_PCIE_1_AUX_CLK 58 731.1Sskrll#define GCC_PCIE_1_AUX_CLK_SRC 59 741.1Sskrll#define GCC_PCIE_1_CFG_AHB_CLK 60 751.1Sskrll#define GCC_PCIE_1_CLKREF_EN 61 761.1Sskrll#define GCC_PCIE_1_MSTR_AXI_CLK 62 771.1Sskrll#define GCC_PCIE_1_PHY_AUX_CLK 63 781.1Sskrll#define GCC_PCIE_1_PHY_AUX_CLK_SRC 64 791.1Sskrll#define GCC_PCIE_1_PHY_RCHNG_CLK 65 801.1Sskrll#define GCC_PCIE_1_PHY_RCHNG_CLK_SRC 66 811.1Sskrll#define GCC_PCIE_1_PIPE_CLK 67 821.1Sskrll#define GCC_PCIE_1_PIPE_CLK_SRC 68 831.1Sskrll#define GCC_PCIE_1_SLV_AXI_CLK 69 841.1Sskrll#define GCC_PCIE_1_SLV_Q2A_AXI_CLK 70 851.1Sskrll#define GCC_PDM2_CLK 71 861.1Sskrll#define GCC_PDM2_CLK_SRC 72 871.1Sskrll#define GCC_PDM_AHB_CLK 73 881.1Sskrll#define GCC_PDM_XO4_CLK 74 891.1Sskrll#define GCC_QMIP_CAMERA_NRT_AHB_CLK 75 901.1Sskrll#define GCC_QMIP_CAMERA_RT_AHB_CLK 76 911.1Sskrll#define GCC_QMIP_DISP_AHB_CLK 77 921.1Sskrll#define GCC_QMIP_GPU_AHB_CLK 78 931.1Sskrll#define GCC_QMIP_PCIE_AHB_CLK 79 941.1Sskrll#define GCC_QMIP_VIDEO_CV_CPU_AHB_CLK 80 951.1Sskrll#define GCC_QMIP_VIDEO_CVP_AHB_CLK 81 961.1Sskrll#define GCC_QMIP_VIDEO_V_CPU_AHB_CLK 82 971.1Sskrll#define GCC_QMIP_VIDEO_VCODEC_AHB_CLK 83 981.1Sskrll#define GCC_QUPV3_WRAP0_CORE_2X_CLK 84 991.1Sskrll#define GCC_QUPV3_WRAP0_CORE_CLK 85 1001.1Sskrll#define GCC_QUPV3_WRAP0_S0_CLK 86 1011.1Sskrll#define GCC_QUPV3_WRAP0_S0_CLK_SRC 87 1021.1Sskrll#define GCC_QUPV3_WRAP0_S1_CLK 88 1031.1Sskrll#define GCC_QUPV3_WRAP0_S1_CLK_SRC 89 1041.1Sskrll#define GCC_QUPV3_WRAP0_S2_CLK 90 1051.1Sskrll#define GCC_QUPV3_WRAP0_S2_CLK_SRC 91 1061.1Sskrll#define GCC_QUPV3_WRAP0_S3_CLK 92 1071.1Sskrll#define GCC_QUPV3_WRAP0_S3_CLK_SRC 93 1081.1Sskrll#define GCC_QUPV3_WRAP0_S4_CLK 94 1091.1Sskrll#define GCC_QUPV3_WRAP0_S4_CLK_SRC 95 1101.1Sskrll#define GCC_QUPV3_WRAP0_S5_CLK 96 1111.1Sskrll#define GCC_QUPV3_WRAP0_S5_CLK_SRC 97 1121.1Sskrll#define GCC_QUPV3_WRAP0_S6_CLK 98 1131.1Sskrll#define GCC_QUPV3_WRAP0_S6_CLK_SRC 99 1141.1Sskrll#define GCC_QUPV3_WRAP0_S7_CLK 100 1151.1Sskrll#define GCC_QUPV3_WRAP0_S7_CLK_SRC 101 1161.1Sskrll#define GCC_QUPV3_WRAP1_CORE_2X_CLK 102 1171.1Sskrll#define GCC_QUPV3_WRAP1_CORE_CLK 103 1181.1Sskrll#define GCC_QUPV3_WRAP1_S0_CLK 104 1191.1Sskrll#define GCC_QUPV3_WRAP1_S0_CLK_SRC 105 1201.1Sskrll#define GCC_QUPV3_WRAP1_S1_CLK 106 1211.1Sskrll#define GCC_QUPV3_WRAP1_S1_CLK_SRC 107 1221.1Sskrll#define GCC_QUPV3_WRAP1_S2_CLK 108 1231.1Sskrll#define GCC_QUPV3_WRAP1_S2_CLK_SRC 109 1241.1Sskrll#define GCC_QUPV3_WRAP1_S3_CLK 110 1251.1Sskrll#define GCC_QUPV3_WRAP1_S3_CLK_SRC 111 1261.1Sskrll#define GCC_QUPV3_WRAP1_S4_CLK 112 1271.1Sskrll#define GCC_QUPV3_WRAP1_S4_CLK_SRC 113 1281.1Sskrll#define GCC_QUPV3_WRAP1_S5_CLK 114 1291.1Sskrll#define GCC_QUPV3_WRAP1_S5_CLK_SRC 115 1301.1Sskrll#define GCC_QUPV3_WRAP1_S6_CLK 116 1311.1Sskrll#define GCC_QUPV3_WRAP1_S6_CLK_SRC 117 1321.1Sskrll#define GCC_QUPV3_WRAP2_CORE_2X_CLK 118 1331.1Sskrll#define GCC_QUPV3_WRAP2_CORE_CLK 119 1341.1Sskrll#define GCC_QUPV3_WRAP2_S0_CLK 120 1351.1Sskrll#define GCC_QUPV3_WRAP2_S0_CLK_SRC 121 1361.1Sskrll#define GCC_QUPV3_WRAP2_S1_CLK 122 1371.1Sskrll#define GCC_QUPV3_WRAP2_S1_CLK_SRC 123 1381.1Sskrll#define GCC_QUPV3_WRAP2_S2_CLK 124 1391.1Sskrll#define GCC_QUPV3_WRAP2_S2_CLK_SRC 125 1401.1Sskrll#define GCC_QUPV3_WRAP2_S3_CLK 126 1411.1Sskrll#define GCC_QUPV3_WRAP2_S3_CLK_SRC 127 1421.1Sskrll#define GCC_QUPV3_WRAP2_S4_CLK 128 1431.1Sskrll#define GCC_QUPV3_WRAP2_S4_CLK_SRC 129 1441.1Sskrll#define GCC_QUPV3_WRAP2_S5_CLK 130 1451.1Sskrll#define GCC_QUPV3_WRAP2_S5_CLK_SRC 131 1461.1Sskrll#define GCC_QUPV3_WRAP2_S6_CLK 132 1471.1Sskrll#define GCC_QUPV3_WRAP2_S6_CLK_SRC 133 1481.1Sskrll#define GCC_QUPV3_WRAP_0_M_AHB_CLK 134 1491.1Sskrll#define GCC_QUPV3_WRAP_0_S_AHB_CLK 135 1501.1Sskrll#define GCC_QUPV3_WRAP_1_M_AHB_CLK 136 1511.1Sskrll#define GCC_QUPV3_WRAP_1_S_AHB_CLK 137 1521.1Sskrll#define GCC_QUPV3_WRAP_2_M_AHB_CLK 138 1531.1Sskrll#define GCC_QUPV3_WRAP_2_S_AHB_CLK 139 1541.1Sskrll#define GCC_SDCC2_AHB_CLK 140 1551.1Sskrll#define GCC_SDCC2_APPS_CLK 141 1561.1Sskrll#define GCC_SDCC2_APPS_CLK_SRC 142 1571.1Sskrll#define GCC_SDCC2_AT_CLK 143 1581.1Sskrll#define GCC_SDCC4_AHB_CLK 144 1591.1Sskrll#define GCC_SDCC4_APPS_CLK 145 1601.1Sskrll#define GCC_SDCC4_APPS_CLK_SRC 146 1611.1Sskrll#define GCC_SDCC4_AT_CLK 147 1621.1Sskrll#define GCC_SYS_NOC_CPUSS_AHB_CLK 148 1631.1Sskrll#define GCC_UFS_0_CLKREF_EN 149 1641.1Sskrll#define GCC_UFS_PHY_AHB_CLK 150 1651.1Sskrll#define GCC_UFS_PHY_AXI_CLK 151 1661.1Sskrll#define GCC_UFS_PHY_AXI_CLK_SRC 152 1671.1Sskrll#define GCC_UFS_PHY_AXI_HW_CTL_CLK 153 1681.1Sskrll#define GCC_UFS_PHY_ICE_CORE_CLK 154 1691.1Sskrll#define GCC_UFS_PHY_ICE_CORE_CLK_SRC 155 1701.1Sskrll#define GCC_UFS_PHY_ICE_CORE_HW_CTL_CLK 156 1711.1Sskrll#define GCC_UFS_PHY_PHY_AUX_CLK 157 1721.1Sskrll#define GCC_UFS_PHY_PHY_AUX_CLK_SRC 158 1731.1Sskrll#define GCC_UFS_PHY_PHY_AUX_HW_CTL_CLK 159 1741.1Sskrll#define GCC_UFS_PHY_RX_SYMBOL_0_CLK 160 1751.1Sskrll#define GCC_UFS_PHY_RX_SYMBOL_0_CLK_SRC 161 1761.1Sskrll#define GCC_UFS_PHY_RX_SYMBOL_1_CLK 162 1771.1Sskrll#define GCC_UFS_PHY_RX_SYMBOL_1_CLK_SRC 163 1781.1Sskrll#define GCC_UFS_PHY_TX_SYMBOL_0_CLK 164 1791.1Sskrll#define GCC_UFS_PHY_TX_SYMBOL_0_CLK_SRC 165 1801.1Sskrll#define GCC_UFS_PHY_UNIPRO_CORE_CLK 166 1811.1Sskrll#define GCC_UFS_PHY_UNIPRO_CORE_CLK_SRC 167 1821.1Sskrll#define GCC_UFS_PHY_UNIPRO_CORE_HW_CTL_CLK 168 1831.1Sskrll#define GCC_USB30_PRIM_MASTER_CLK 169 1841.1Sskrll#define GCC_USB30_PRIM_MASTER_CLK_SRC 170 1851.1Sskrll#define GCC_USB30_PRIM_MOCK_UTMI_CLK 171 1861.1Sskrll#define GCC_USB30_PRIM_MOCK_UTMI_CLK_SRC 172 1871.1Sskrll#define GCC_USB30_PRIM_MOCK_UTMI_POSTDIV_CLK_SRC 173 1881.1Sskrll#define GCC_USB30_PRIM_SLEEP_CLK 174 1891.1Sskrll#define GCC_USB3_0_CLKREF_EN 175 1901.1Sskrll#define GCC_USB3_PRIM_PHY_AUX_CLK 176 1911.1Sskrll#define GCC_USB3_PRIM_PHY_AUX_CLK_SRC 177 1921.1Sskrll#define GCC_USB3_PRIM_PHY_COM_AUX_CLK 178 1931.1Sskrll#define GCC_USB3_PRIM_PHY_PIPE_CLK 179 1941.1Sskrll#define GCC_USB3_PRIM_PHY_PIPE_CLK_SRC 180 1951.1Sskrll#define GCC_VIDEO_AHB_CLK 181 1961.1Sskrll#define GCC_VIDEO_AXI0_CLK 182 1971.1Sskrll#define GCC_VIDEO_AXI1_CLK 183 1981.1Sskrll#define GCC_VIDEO_XO_CLK 184 1991.1Sskrll 2001.1Sskrll/* GCC resets */ 2011.1Sskrll#define GCC_CAMERA_BCR 0 2021.1Sskrll#define GCC_DISPLAY_BCR 1 2031.1Sskrll#define GCC_GPU_BCR 2 2041.1Sskrll#define GCC_MMSS_BCR 3 2051.1Sskrll#define GCC_PCIE_0_BCR 4 2061.1Sskrll#define GCC_PCIE_0_LINK_DOWN_BCR 5 2071.1Sskrll#define GCC_PCIE_0_NOCSR_COM_PHY_BCR 6 2081.1Sskrll#define GCC_PCIE_0_PHY_BCR 7 2091.1Sskrll#define GCC_PCIE_0_PHY_NOCSR_COM_PHY_BCR 8 2101.1Sskrll#define GCC_PCIE_1_BCR 9 2111.1Sskrll#define GCC_PCIE_1_LINK_DOWN_BCR 10 2121.1Sskrll#define GCC_PCIE_1_NOCSR_COM_PHY_BCR 11 2131.1Sskrll#define GCC_PCIE_1_PHY_BCR 12 2141.1Sskrll#define GCC_PCIE_1_PHY_NOCSR_COM_PHY_BCR 13 2151.1Sskrll#define GCC_PCIE_PHY_BCR 14 2161.1Sskrll#define GCC_PCIE_PHY_CFG_AHB_BCR 15 2171.1Sskrll#define GCC_PCIE_PHY_COM_BCR 16 2181.1Sskrll#define GCC_PDM_BCR 17 2191.1Sskrll#define GCC_QUPV3_WRAPPER_0_BCR 18 2201.1Sskrll#define GCC_QUPV3_WRAPPER_1_BCR 19 2211.1Sskrll#define GCC_QUPV3_WRAPPER_2_BCR 20 2221.1Sskrll#define GCC_QUSB2PHY_PRIM_BCR 21 2231.1Sskrll#define GCC_QUSB2PHY_SEC_BCR 22 2241.1Sskrll#define GCC_SDCC2_BCR 23 2251.1Sskrll#define GCC_SDCC4_BCR 24 2261.1Sskrll#define GCC_UFS_PHY_BCR 25 2271.1Sskrll#define GCC_USB30_PRIM_BCR 26 2281.1Sskrll#define GCC_USB3_DP_PHY_PRIM_BCR 27 2291.1Sskrll#define GCC_USB3_DP_PHY_SEC_BCR 28 2301.1Sskrll#define GCC_USB3_PHY_PRIM_BCR 29 2311.1Sskrll#define GCC_USB3_PHY_SEC_BCR 30 2321.1Sskrll#define GCC_USB3PHY_PHY_PRIM_BCR 31 2331.1Sskrll#define GCC_USB3PHY_PHY_SEC_BCR 32 2341.1Sskrll#define GCC_USB_PHY_CFG_AHB2PHY_BCR 33 2351.1Sskrll#define GCC_VIDEO_AXI0_CLK_ARES 34 2361.1Sskrll#define GCC_VIDEO_AXI1_CLK_ARES 35 2371.1Sskrll#define GCC_VIDEO_BCR 36 2381.1Sskrll 2391.1Sskrll/* GCC power domains */ 2401.1Sskrll#define PCIE_0_GDSC 0 2411.1Sskrll#define PCIE_1_GDSC 1 2421.1Sskrll#define UFS_PHY_GDSC 2 2431.1Sskrll#define USB30_PRIM_GDSC 3 2441.1Sskrll 2451.1Sskrll#endif 246