11.1Sjmcneill/*	$NetBSD: qcom,mmcc-msm8960.h,v 1.1.1.2 2020/01/03 14:33:05 skrll Exp $	*/
21.1Sjmcneill
31.1.1.2Sskrll/* SPDX-License-Identifier: GPL-2.0-only */
41.1Sjmcneill/*
51.1Sjmcneill * Copyright (c) 2013, The Linux Foundation. All rights reserved.
61.1Sjmcneill */
71.1Sjmcneill
81.1Sjmcneill#ifndef _DT_BINDINGS_CLK_MSM_MMCC_8960_H
91.1Sjmcneill#define _DT_BINDINGS_CLK_MSM_MMCC_8960_H
101.1Sjmcneill
111.1Sjmcneill#define MMSS_AHB_SRC					0
121.1Sjmcneill#define FAB_AHB_CLK					1
131.1Sjmcneill#define APU_AHB_CLK					2
141.1Sjmcneill#define TV_ENC_AHB_CLK					3
151.1Sjmcneill#define AMP_AHB_CLK					4
161.1Sjmcneill#define DSI2_S_AHB_CLK					5
171.1Sjmcneill#define JPEGD_AHB_CLK					6
181.1Sjmcneill#define GFX2D0_AHB_CLK					7
191.1Sjmcneill#define DSI_S_AHB_CLK					8
201.1Sjmcneill#define DSI2_M_AHB_CLK					9
211.1Sjmcneill#define VPE_AHB_CLK					10
221.1Sjmcneill#define SMMU_AHB_CLK					11
231.1Sjmcneill#define HDMI_M_AHB_CLK					12
241.1Sjmcneill#define VFE_AHB_CLK					13
251.1Sjmcneill#define ROT_AHB_CLK					14
261.1Sjmcneill#define VCODEC_AHB_CLK					15
271.1Sjmcneill#define MDP_AHB_CLK					16
281.1Sjmcneill#define DSI_M_AHB_CLK					17
291.1Sjmcneill#define CSI_AHB_CLK					18
301.1Sjmcneill#define MMSS_IMEM_AHB_CLK				19
311.1Sjmcneill#define IJPEG_AHB_CLK					20
321.1Sjmcneill#define HDMI_S_AHB_CLK					21
331.1Sjmcneill#define GFX3D_AHB_CLK					22
341.1Sjmcneill#define GFX2D1_AHB_CLK					23
351.1Sjmcneill#define MMSS_FPB_CLK					24
361.1Sjmcneill#define MMSS_AXI_SRC					25
371.1Sjmcneill#define MMSS_FAB_CORE					26
381.1Sjmcneill#define FAB_MSP_AXI_CLK					27
391.1Sjmcneill#define JPEGD_AXI_CLK					28
401.1Sjmcneill#define GMEM_AXI_CLK					29
411.1Sjmcneill#define MDP_AXI_CLK					30
421.1Sjmcneill#define MMSS_IMEM_AXI_CLK				31
431.1Sjmcneill#define IJPEG_AXI_CLK					32
441.1Sjmcneill#define GFX3D_AXI_CLK					33
451.1Sjmcneill#define VCODEC_AXI_CLK					34
461.1Sjmcneill#define VFE_AXI_CLK					35
471.1Sjmcneill#define VPE_AXI_CLK					36
481.1Sjmcneill#define ROT_AXI_CLK					37
491.1Sjmcneill#define VCODEC_AXI_A_CLK				38
501.1Sjmcneill#define VCODEC_AXI_B_CLK				39
511.1Sjmcneill#define MM_AXI_S3_FCLK					40
521.1Sjmcneill#define MM_AXI_S2_FCLK					41
531.1Sjmcneill#define MM_AXI_S1_FCLK					42
541.1Sjmcneill#define MM_AXI_S0_FCLK					43
551.1Sjmcneill#define MM_AXI_S2_CLK					44
561.1Sjmcneill#define MM_AXI_S1_CLK					45
571.1Sjmcneill#define MM_AXI_S0_CLK					46
581.1Sjmcneill#define CSI0_SRC					47
591.1Sjmcneill#define CSI0_CLK					48
601.1Sjmcneill#define CSI0_PHY_CLK					49
611.1Sjmcneill#define CSI1_SRC					50
621.1Sjmcneill#define CSI1_CLK					51
631.1Sjmcneill#define CSI1_PHY_CLK					52
641.1Sjmcneill#define CSI2_SRC					53
651.1Sjmcneill#define CSI2_CLK					54
661.1Sjmcneill#define CSI2_PHY_CLK					55
671.1Sjmcneill#define DSI_SRC						56
681.1Sjmcneill#define DSI_CLK						57
691.1Sjmcneill#define CSI_PIX_CLK					58
701.1Sjmcneill#define CSI_RDI_CLK					59
711.1Sjmcneill#define MDP_VSYNC_CLK					60
721.1Sjmcneill#define HDMI_DIV_CLK					61
731.1Sjmcneill#define HDMI_APP_CLK					62
741.1Sjmcneill#define CSI_PIX1_CLK					63
751.1Sjmcneill#define CSI_RDI2_CLK					64
761.1Sjmcneill#define CSI_RDI1_CLK					65
771.1Sjmcneill#define GFX2D0_SRC					66
781.1Sjmcneill#define GFX2D0_CLK					67
791.1Sjmcneill#define GFX2D1_SRC					68
801.1Sjmcneill#define GFX2D1_CLK					69
811.1Sjmcneill#define GFX3D_SRC					70
821.1Sjmcneill#define GFX3D_CLK					71
831.1Sjmcneill#define IJPEG_SRC					72
841.1Sjmcneill#define IJPEG_CLK					73
851.1Sjmcneill#define JPEGD_SRC					74
861.1Sjmcneill#define JPEGD_CLK					75
871.1Sjmcneill#define MDP_SRC						76
881.1Sjmcneill#define MDP_CLK						77
891.1Sjmcneill#define MDP_LUT_CLK					78
901.1Sjmcneill#define DSI2_PIXEL_SRC					79
911.1Sjmcneill#define DSI2_PIXEL_CLK					80
921.1Sjmcneill#define DSI2_SRC					81
931.1Sjmcneill#define DSI2_CLK					82
941.1Sjmcneill#define DSI1_BYTE_SRC					83
951.1Sjmcneill#define DSI1_BYTE_CLK					84
961.1Sjmcneill#define DSI2_BYTE_SRC					85
971.1Sjmcneill#define DSI2_BYTE_CLK					86
981.1Sjmcneill#define DSI1_ESC_SRC					87
991.1Sjmcneill#define DSI1_ESC_CLK					88
1001.1Sjmcneill#define DSI2_ESC_SRC					89
1011.1Sjmcneill#define DSI2_ESC_CLK					90
1021.1Sjmcneill#define ROT_SRC						91
1031.1Sjmcneill#define ROT_CLK						92
1041.1Sjmcneill#define TV_ENC_CLK					93
1051.1Sjmcneill#define TV_DAC_CLK					94
1061.1Sjmcneill#define HDMI_TV_CLK					95
1071.1Sjmcneill#define MDP_TV_CLK					96
1081.1Sjmcneill#define TV_SRC						97
1091.1Sjmcneill#define VCODEC_SRC					98
1101.1Sjmcneill#define VCODEC_CLK					99
1111.1Sjmcneill#define VFE_SRC						100
1121.1Sjmcneill#define VFE_CLK						101
1131.1Sjmcneill#define VFE_CSI_CLK					102
1141.1Sjmcneill#define VPE_SRC						103
1151.1Sjmcneill#define VPE_CLK						104
1161.1Sjmcneill#define DSI_PIXEL_SRC					105
1171.1Sjmcneill#define DSI_PIXEL_CLK					106
1181.1Sjmcneill#define CAMCLK0_SRC					107
1191.1Sjmcneill#define CAMCLK0_CLK					108
1201.1Sjmcneill#define CAMCLK1_SRC					109
1211.1Sjmcneill#define CAMCLK1_CLK					110
1221.1Sjmcneill#define CAMCLK2_SRC					111
1231.1Sjmcneill#define CAMCLK2_CLK					112
1241.1Sjmcneill#define CSIPHYTIMER_SRC					113
1251.1Sjmcneill#define CSIPHY2_TIMER_CLK				114
1261.1Sjmcneill#define CSIPHY1_TIMER_CLK				115
1271.1Sjmcneill#define CSIPHY0_TIMER_CLK				116
1281.1Sjmcneill#define PLL1						117
1291.1Sjmcneill#define PLL2						118
1301.1Sjmcneill#define RGB_TV_CLK					119
1311.1Sjmcneill#define NPL_TV_CLK					120
1321.1Sjmcneill#define VCAP_AHB_CLK					121
1331.1Sjmcneill#define VCAP_AXI_CLK					122
1341.1Sjmcneill#define VCAP_SRC					123
1351.1Sjmcneill#define VCAP_CLK					124
1361.1Sjmcneill#define VCAP_NPL_CLK					125
1371.1Sjmcneill#define PLL15						126
1381.1Sjmcneill
1391.1Sjmcneill#endif
140