11.1Sjmcneill/*	$NetBSD: qcom,mmcc-sdm660.h,v 1.1.1.1 2021/11/07 16:49:58 jmcneill Exp $	*/
21.1Sjmcneill
31.1Sjmcneill/* SPDX-License-Identifier: GPL-2.0 */
41.1Sjmcneill/*
51.1Sjmcneill * Copyright (c) 2020, The Linux Foundation. All rights reserved.
61.1Sjmcneill */
71.1Sjmcneill
81.1Sjmcneill#ifndef _DT_BINDINGS_CLK_MSM_MMCC_660_H
91.1Sjmcneill#define _DT_BINDINGS_CLK_MSM_MMCC_660_H
101.1Sjmcneill
111.1Sjmcneill#define AHB_CLK_SRC							0
121.1Sjmcneill#define BYTE0_CLK_SRC						1
131.1Sjmcneill#define BYTE1_CLK_SRC						2
141.1Sjmcneill#define CAMSS_GP0_CLK_SRC					3
151.1Sjmcneill#define CAMSS_GP1_CLK_SRC					4
161.1Sjmcneill#define CCI_CLK_SRC							5
171.1Sjmcneill#define CPP_CLK_SRC							6
181.1Sjmcneill#define CSI0_CLK_SRC						7
191.1Sjmcneill#define CSI0PHYTIMER_CLK_SRC				8
201.1Sjmcneill#define CSI1_CLK_SRC						9
211.1Sjmcneill#define CSI1PHYTIMER_CLK_SRC				10
221.1Sjmcneill#define CSI2_CLK_SRC						11
231.1Sjmcneill#define CSI2PHYTIMER_CLK_SRC				12
241.1Sjmcneill#define CSI3_CLK_SRC						13
251.1Sjmcneill#define CSIPHY_CLK_SRC						14
261.1Sjmcneill#define DP_AUX_CLK_SRC						15
271.1Sjmcneill#define DP_CRYPTO_CLK_SRC					16
281.1Sjmcneill#define DP_GTC_CLK_SRC						17
291.1Sjmcneill#define DP_LINK_CLK_SRC						18
301.1Sjmcneill#define DP_PIXEL_CLK_SRC					19
311.1Sjmcneill#define ESC0_CLK_SRC						20
321.1Sjmcneill#define ESC1_CLK_SRC						21
331.1Sjmcneill#define JPEG0_CLK_SRC						22
341.1Sjmcneill#define MCLK0_CLK_SRC						23
351.1Sjmcneill#define MCLK1_CLK_SRC						24
361.1Sjmcneill#define MCLK2_CLK_SRC						25
371.1Sjmcneill#define MCLK3_CLK_SRC						26
381.1Sjmcneill#define MDP_CLK_SRC							27
391.1Sjmcneill#define MMPLL0_PLL							28
401.1Sjmcneill#define MMPLL10_PLL							29
411.1Sjmcneill#define MMPLL1_PLL							30
421.1Sjmcneill#define MMPLL3_PLL							31
431.1Sjmcneill#define MMPLL4_PLL							32
441.1Sjmcneill#define MMPLL5_PLL							33
451.1Sjmcneill#define MMPLL6_PLL							34
461.1Sjmcneill#define MMPLL7_PLL							35
471.1Sjmcneill#define MMPLL8_PLL							36
481.1Sjmcneill#define BIMC_SMMU_AHB_CLK					37
491.1Sjmcneill#define BIMC_SMMU_AXI_CLK					38
501.1Sjmcneill#define CAMSS_AHB_CLK						39
511.1Sjmcneill#define CAMSS_CCI_AHB_CLK					40
521.1Sjmcneill#define CAMSS_CCI_CLK						41
531.1Sjmcneill#define CAMSS_CPHY_CSID0_CLK				42
541.1Sjmcneill#define CAMSS_CPHY_CSID1_CLK				43
551.1Sjmcneill#define CAMSS_CPHY_CSID2_CLK				44
561.1Sjmcneill#define CAMSS_CPHY_CSID3_CLK				45
571.1Sjmcneill#define CAMSS_CPP_AHB_CLK					46
581.1Sjmcneill#define CAMSS_CPP_AXI_CLK					47
591.1Sjmcneill#define CAMSS_CPP_CLK						48
601.1Sjmcneill#define CAMSS_CPP_VBIF_AHB_CLK				49
611.1Sjmcneill#define CAMSS_CSI0_AHB_CLK					50
621.1Sjmcneill#define CAMSS_CSI0_CLK						51
631.1Sjmcneill#define CAMSS_CSI0PHYTIMER_CLK				52
641.1Sjmcneill#define CAMSS_CSI0PIX_CLK					53
651.1Sjmcneill#define CAMSS_CSI0RDI_CLK					54
661.1Sjmcneill#define CAMSS_CSI1_AHB_CLK					55
671.1Sjmcneill#define CAMSS_CSI1_CLK						56
681.1Sjmcneill#define CAMSS_CSI1PHYTIMER_CLK				57
691.1Sjmcneill#define CAMSS_CSI1PIX_CLK					58
701.1Sjmcneill#define CAMSS_CSI1RDI_CLK					59
711.1Sjmcneill#define CAMSS_CSI2_AHB_CLK					60
721.1Sjmcneill#define CAMSS_CSI2_CLK						61
731.1Sjmcneill#define CAMSS_CSI2PHYTIMER_CLK				62
741.1Sjmcneill#define CAMSS_CSI2PIX_CLK					63
751.1Sjmcneill#define CAMSS_CSI2RDI_CLK					64
761.1Sjmcneill#define CAMSS_CSI3_AHB_CLK					65
771.1Sjmcneill#define CAMSS_CSI3_CLK						66
781.1Sjmcneill#define CAMSS_CSI3PIX_CLK					67
791.1Sjmcneill#define CAMSS_CSI3RDI_CLK					68
801.1Sjmcneill#define CAMSS_CSI_VFE0_CLK					69
811.1Sjmcneill#define CAMSS_CSI_VFE1_CLK					70
821.1Sjmcneill#define CAMSS_CSIPHY0_CLK					71
831.1Sjmcneill#define CAMSS_CSIPHY1_CLK					72
841.1Sjmcneill#define CAMSS_CSIPHY2_CLK					73
851.1Sjmcneill#define CAMSS_GP0_CLK						74
861.1Sjmcneill#define CAMSS_GP1_CLK						75
871.1Sjmcneill#define CAMSS_ISPIF_AHB_CLK					76
881.1Sjmcneill#define CAMSS_JPEG0_CLK						77
891.1Sjmcneill#define CAMSS_JPEG_AHB_CLK					78
901.1Sjmcneill#define CAMSS_JPEG_AXI_CLK					79
911.1Sjmcneill#define CAMSS_MCLK0_CLK						80
921.1Sjmcneill#define CAMSS_MCLK1_CLK						81
931.1Sjmcneill#define CAMSS_MCLK2_CLK						82
941.1Sjmcneill#define CAMSS_MCLK3_CLK						83
951.1Sjmcneill#define CAMSS_MICRO_AHB_CLK					84
961.1Sjmcneill#define CAMSS_TOP_AHB_CLK					85
971.1Sjmcneill#define CAMSS_VFE0_AHB_CLK					86
981.1Sjmcneill#define CAMSS_VFE0_CLK						87
991.1Sjmcneill#define CAMSS_VFE0_STREAM_CLK				88
1001.1Sjmcneill#define CAMSS_VFE1_AHB_CLK					89
1011.1Sjmcneill#define CAMSS_VFE1_CLK						90
1021.1Sjmcneill#define CAMSS_VFE1_STREAM_CLK				91
1031.1Sjmcneill#define CAMSS_VFE_VBIF_AHB_CLK				92
1041.1Sjmcneill#define CAMSS_VFE_VBIF_AXI_CLK				93
1051.1Sjmcneill#define CSIPHY_AHB2CRIF_CLK					94
1061.1Sjmcneill#define CXO_CLK								95
1071.1Sjmcneill#define MDSS_AHB_CLK						96
1081.1Sjmcneill#define MDSS_AXI_CLK						97
1091.1Sjmcneill#define MDSS_BYTE0_CLK						98
1101.1Sjmcneill#define MDSS_BYTE0_INTF_CLK					99
1111.1Sjmcneill#define MDSS_BYTE0_INTF_DIV_CLK				100
1121.1Sjmcneill#define MDSS_BYTE1_CLK						101
1131.1Sjmcneill#define MDSS_BYTE1_INTF_CLK					102
1141.1Sjmcneill#define MDSS_DP_AUX_CLK						103
1151.1Sjmcneill#define MDSS_DP_CRYPTO_CLK					104
1161.1Sjmcneill#define MDSS_DP_GTC_CLK						105
1171.1Sjmcneill#define MDSS_DP_LINK_CLK					106
1181.1Sjmcneill#define MDSS_DP_LINK_INTF_CLK				107
1191.1Sjmcneill#define MDSS_DP_PIXEL_CLK					108
1201.1Sjmcneill#define MDSS_ESC0_CLK						109
1211.1Sjmcneill#define MDSS_ESC1_CLK						110
1221.1Sjmcneill#define MDSS_HDMI_DP_AHB_CLK				111
1231.1Sjmcneill#define MDSS_MDP_CLK						112
1241.1Sjmcneill#define MDSS_PCLK0_CLK						113
1251.1Sjmcneill#define MDSS_PCLK1_CLK						114
1261.1Sjmcneill#define MDSS_ROT_CLK						115
1271.1Sjmcneill#define MDSS_VSYNC_CLK						116
1281.1Sjmcneill#define MISC_AHB_CLK						117
1291.1Sjmcneill#define MISC_CXO_CLK						118
1301.1Sjmcneill#define MNOC_AHB_CLK						119
1311.1Sjmcneill#define SNOC_DVM_AXI_CLK					120
1321.1Sjmcneill#define THROTTLE_CAMSS_AHB_CLK				121
1331.1Sjmcneill#define THROTTLE_CAMSS_AXI_CLK				122
1341.1Sjmcneill#define THROTTLE_MDSS_AHB_CLK				123
1351.1Sjmcneill#define THROTTLE_MDSS_AXI_CLK				124
1361.1Sjmcneill#define THROTTLE_VIDEO_AHB_CLK				125
1371.1Sjmcneill#define THROTTLE_VIDEO_AXI_CLK				126
1381.1Sjmcneill#define VIDEO_AHB_CLK						127
1391.1Sjmcneill#define VIDEO_AXI_CLK						128
1401.1Sjmcneill#define VIDEO_CORE_CLK						129
1411.1Sjmcneill#define VIDEO_SUBCORE0_CLK					130
1421.1Sjmcneill#define PCLK0_CLK_SRC						131
1431.1Sjmcneill#define PCLK1_CLK_SRC						132
1441.1Sjmcneill#define ROT_CLK_SRC							133
1451.1Sjmcneill#define VFE0_CLK_SRC						134
1461.1Sjmcneill#define VFE1_CLK_SRC						135
1471.1Sjmcneill#define VIDEO_CORE_CLK_SRC					136
1481.1Sjmcneill#define VSYNC_CLK_SRC						137
1491.1Sjmcneill#define MDSS_BYTE1_INTF_DIV_CLK				138
1501.1Sjmcneill#define AXI_CLK_SRC							139
1511.1Sjmcneill
1521.1Sjmcneill#define VENUS_GDSC								0
1531.1Sjmcneill#define VENUS_CORE0_GDSC						1
1541.1Sjmcneill#define MDSS_GDSC								2
1551.1Sjmcneill#define CAMSS_TOP_GDSC							3
1561.1Sjmcneill#define CAMSS_VFE0_GDSC							4
1571.1Sjmcneill#define CAMSS_VFE1_GDSC							5
1581.1Sjmcneill#define CAMSS_CPP_GDSC							6
1591.1Sjmcneill#define BIMC_SMMU_GDSC							7
1601.1Sjmcneill
1611.1Sjmcneill#define CAMSS_MICRO_BCR				 0
1621.1Sjmcneill
1631.1Sjmcneill#endif
1641.1Sjmcneill
165