11.1Sskrll/* $NetBSD: qcom,qdu1000-gcc.h,v 1.1.1.1 2026/01/18 05:21:36 skrll Exp $ */ 21.1Sskrll 31.1Sskrll/* SPDX-License-Identifier: GPL-2.0-only OR BSD-2-Clause */ 41.1Sskrll/* 51.1Sskrll * Copyright (c) 2021-2023, Qualcomm Innovation Center, Inc. All rights reserved. 61.1Sskrll */ 71.1Sskrll 81.1Sskrll#ifndef _DT_BINDINGS_CLK_QCOM_GCC_QDU1000_H 91.1Sskrll#define _DT_BINDINGS_CLK_QCOM_GCC_QDU1000_H 101.1Sskrll 111.1Sskrll/* GCC clocks */ 121.1Sskrll#define GCC_GPLL0 0 131.1Sskrll#define GCC_GPLL0_OUT_EVEN 1 141.1Sskrll#define GCC_GPLL1 2 151.1Sskrll#define GCC_GPLL2 3 161.1Sskrll#define GCC_GPLL2_OUT_EVEN 4 171.1Sskrll#define GCC_GPLL3 5 181.1Sskrll#define GCC_GPLL4 6 191.1Sskrll#define GCC_GPLL5 7 201.1Sskrll#define GCC_GPLL5_OUT_EVEN 8 211.1Sskrll#define GCC_GPLL6 9 221.1Sskrll#define GCC_GPLL7 10 231.1Sskrll#define GCC_GPLL8 11 241.1Sskrll#define GCC_AGGRE_NOC_ECPRI_DMA_CLK 12 251.1Sskrll#define GCC_AGGRE_NOC_ECPRI_DMA_CLK_SRC 13 261.1Sskrll#define GCC_AGGRE_NOC_ECPRI_GSI_CLK_SRC 14 271.1Sskrll#define GCC_BOOT_ROM_AHB_CLK 15 281.1Sskrll#define GCC_CFG_NOC_ECPRI_CC_AHB_CLK 16 291.1Sskrll#define GCC_CFG_NOC_USB3_PRIM_AXI_CLK 17 301.1Sskrll#define GCC_DDRSS_ECPRI_DMA_CLK 18 311.1Sskrll#define GCC_ECPRI_AHB_CLK 19 321.1Sskrll#define GCC_ECPRI_CC_GPLL0_CLK_SRC 20 331.1Sskrll#define GCC_ECPRI_CC_GPLL1_EVEN_CLK_SRC 21 341.1Sskrll#define GCC_ECPRI_CC_GPLL2_EVEN_CLK_SRC 22 351.1Sskrll#define GCC_ECPRI_CC_GPLL3_CLK_SRC 23 361.1Sskrll#define GCC_ECPRI_CC_GPLL4_CLK_SRC 24 371.1Sskrll#define GCC_ECPRI_CC_GPLL5_EVEN_CLK_SRC 25 381.1Sskrll#define GCC_ECPRI_XO_CLK 26 391.1Sskrll#define GCC_ETH_DBG_SNOC_AXI_CLK 27 401.1Sskrll#define GCC_GEMNOC_PCIE_QX_CLK 28 411.1Sskrll#define GCC_GP1_CLK 29 421.1Sskrll#define GCC_GP1_CLK_SRC 30 431.1Sskrll#define GCC_GP2_CLK 31 441.1Sskrll#define GCC_GP2_CLK_SRC 32 451.1Sskrll#define GCC_GP3_CLK 33 461.1Sskrll#define GCC_GP3_CLK_SRC 34 471.1Sskrll#define GCC_PCIE_0_AUX_CLK 35 481.1Sskrll#define GCC_PCIE_0_AUX_CLK_SRC 36 491.1Sskrll#define GCC_PCIE_0_CFG_AHB_CLK 37 501.1Sskrll#define GCC_PCIE_0_CLKREF_EN 38 511.1Sskrll#define GCC_PCIE_0_MSTR_AXI_CLK 39 521.1Sskrll#define GCC_PCIE_0_PHY_AUX_CLK 40 531.1Sskrll#define GCC_PCIE_0_PHY_RCHNG_CLK 41 541.1Sskrll#define GCC_PCIE_0_PHY_RCHNG_CLK_SRC 42 551.1Sskrll#define GCC_PCIE_0_PIPE_CLK 43 561.1Sskrll#define GCC_PCIE_0_SLV_AXI_CLK 44 571.1Sskrll#define GCC_PCIE_0_SLV_Q2A_AXI_CLK 45 581.1Sskrll#define GCC_PDM2_CLK 46 591.1Sskrll#define GCC_PDM2_CLK_SRC 47 601.1Sskrll#define GCC_PDM_AHB_CLK 48 611.1Sskrll#define GCC_PDM_XO4_CLK 49 621.1Sskrll#define GCC_QMIP_ANOC_PCIE_CLK 50 631.1Sskrll#define GCC_QMIP_ECPRI_DMA0_CLK 51 641.1Sskrll#define GCC_QMIP_ECPRI_DMA1_CLK 52 651.1Sskrll#define GCC_QMIP_ECPRI_GSI_CLK 53 661.1Sskrll#define GCC_QUPV3_WRAP0_CORE_2X_CLK 54 671.1Sskrll#define GCC_QUPV3_WRAP0_CORE_CLK 55 681.1Sskrll#define GCC_QUPV3_WRAP0_S0_CLK 56 691.1Sskrll#define GCC_QUPV3_WRAP0_S0_CLK_SRC 57 701.1Sskrll#define GCC_QUPV3_WRAP0_S1_CLK 58 711.1Sskrll#define GCC_QUPV3_WRAP0_S1_CLK_SRC 59 721.1Sskrll#define GCC_QUPV3_WRAP0_S2_CLK 60 731.1Sskrll#define GCC_QUPV3_WRAP0_S2_CLK_SRC 61 741.1Sskrll#define GCC_QUPV3_WRAP0_S3_CLK 62 751.1Sskrll#define GCC_QUPV3_WRAP0_S3_CLK_SRC 63 761.1Sskrll#define GCC_QUPV3_WRAP0_S4_CLK 64 771.1Sskrll#define GCC_QUPV3_WRAP0_S4_CLK_SRC 65 781.1Sskrll#define GCC_QUPV3_WRAP0_S5_CLK 66 791.1Sskrll#define GCC_QUPV3_WRAP0_S5_CLK_SRC 67 801.1Sskrll#define GCC_QUPV3_WRAP0_S6_CLK 68 811.1Sskrll#define GCC_QUPV3_WRAP0_S6_CLK_SRC 69 821.1Sskrll#define GCC_QUPV3_WRAP0_S7_CLK 70 831.1Sskrll#define GCC_QUPV3_WRAP0_S7_CLK_SRC 71 841.1Sskrll#define GCC_QUPV3_WRAP1_CORE_2X_CLK 72 851.1Sskrll#define GCC_QUPV3_WRAP1_CORE_CLK 73 861.1Sskrll#define GCC_QUPV3_WRAP1_S0_CLK 74 871.1Sskrll#define GCC_QUPV3_WRAP1_S0_CLK_SRC 75 881.1Sskrll#define GCC_QUPV3_WRAP1_S1_CLK 76 891.1Sskrll#define GCC_QUPV3_WRAP1_S1_CLK_SRC 77 901.1Sskrll#define GCC_QUPV3_WRAP1_S2_CLK 78 911.1Sskrll#define GCC_QUPV3_WRAP1_S2_CLK_SRC 79 921.1Sskrll#define GCC_QUPV3_WRAP1_S3_CLK 80 931.1Sskrll#define GCC_QUPV3_WRAP1_S3_CLK_SRC 81 941.1Sskrll#define GCC_QUPV3_WRAP1_S4_CLK 82 951.1Sskrll#define GCC_QUPV3_WRAP1_S4_CLK_SRC 83 961.1Sskrll#define GCC_QUPV3_WRAP1_S5_CLK 84 971.1Sskrll#define GCC_QUPV3_WRAP1_S5_CLK_SRC 85 981.1Sskrll#define GCC_QUPV3_WRAP1_S6_CLK 86 991.1Sskrll#define GCC_QUPV3_WRAP1_S6_CLK_SRC 87 1001.1Sskrll#define GCC_QUPV3_WRAP1_S7_CLK 88 1011.1Sskrll#define GCC_QUPV3_WRAP1_S7_CLK_SRC 89 1021.1Sskrll#define GCC_QUPV3_WRAP_0_M_AHB_CLK 90 1031.1Sskrll#define GCC_QUPV3_WRAP_0_S_AHB_CLK 91 1041.1Sskrll#define GCC_QUPV3_WRAP_1_M_AHB_CLK 92 1051.1Sskrll#define GCC_QUPV3_WRAP_1_S_AHB_CLK 93 1061.1Sskrll#define GCC_SDCC5_AHB_CLK 94 1071.1Sskrll#define GCC_SDCC5_APPS_CLK 95 1081.1Sskrll#define GCC_SDCC5_APPS_CLK_SRC 96 1091.1Sskrll#define GCC_SDCC5_ICE_CORE_CLK 97 1101.1Sskrll#define GCC_SDCC5_ICE_CORE_CLK_SRC 98 1111.1Sskrll#define GCC_SNOC_CNOC_GEMNOC_PCIE_QX_CLK 99 1121.1Sskrll#define GCC_SNOC_CNOC_GEMNOC_PCIE_SOUTH_QX_CLK 100 1131.1Sskrll#define GCC_SNOC_CNOC_PCIE_QX_CLK 101 1141.1Sskrll#define GCC_SNOC_PCIE_SF_CENTER_QX_CLK 102 1151.1Sskrll#define GCC_SNOC_PCIE_SF_SOUTH_QX_CLK 103 1161.1Sskrll#define GCC_TSC_CFG_AHB_CLK 104 1171.1Sskrll#define GCC_TSC_CLK_SRC 105 1181.1Sskrll#define GCC_TSC_CNTR_CLK 106 1191.1Sskrll#define GCC_TSC_ETU_CLK 107 1201.1Sskrll#define GCC_USB2_CLKREF_EN 108 1211.1Sskrll#define GCC_USB30_PRIM_MASTER_CLK 109 1221.1Sskrll#define GCC_USB30_PRIM_MASTER_CLK_SRC 110 1231.1Sskrll#define GCC_USB30_PRIM_MOCK_UTMI_CLK 111 1241.1Sskrll#define GCC_USB30_PRIM_MOCK_UTMI_CLK_SRC 112 1251.1Sskrll#define GCC_USB30_PRIM_MOCK_UTMI_POSTDIV_CLK_SRC 113 1261.1Sskrll#define GCC_USB30_PRIM_SLEEP_CLK 114 1271.1Sskrll#define GCC_USB3_PRIM_PHY_AUX_CLK 115 1281.1Sskrll#define GCC_USB3_PRIM_PHY_AUX_CLK_SRC 116 1291.1Sskrll#define GCC_USB3_PRIM_PHY_COM_AUX_CLK 117 1301.1Sskrll#define GCC_USB3_PRIM_PHY_PIPE_CLK 118 1311.1Sskrll#define GCC_SM_BUS_AHB_CLK 119 1321.1Sskrll#define GCC_SM_BUS_XO_CLK 120 1331.1Sskrll#define GCC_SM_BUS_XO_CLK_SRC 121 1341.1Sskrll#define GCC_USB3_PRIM_PHY_PIPE_CLK_SRC 122 1351.1Sskrll#define GCC_ETH_100G_C2C_HM_APB_CLK 123 1361.1Sskrll#define GCC_ETH_100G_FH_HM_APB_0_CLK 124 1371.1Sskrll#define GCC_ETH_100G_FH_HM_APB_1_CLK 125 1381.1Sskrll#define GCC_ETH_100G_FH_HM_APB_2_CLK 126 1391.1Sskrll#define GCC_ETH_DBG_C2C_HM_APB_CLK 127 1401.1Sskrll#define GCC_AGGRE_NOC_ECPRI_GSI_CLK 128 1411.1Sskrll#define GCC_PCIE_0_PIPE_CLK_SRC 129 1421.1Sskrll#define GCC_PCIE_0_PHY_AUX_CLK_SRC 130 1431.1Sskrll#define GCC_GPLL1_OUT_EVEN 131 1441.1Sskrll#define GCC_DDRSS_ECPRI_GSI_CLK 132 1451.1Sskrll 1461.1Sskrll/* GCC resets */ 1471.1Sskrll#define GCC_ECPRI_CC_BCR 0 1481.1Sskrll#define GCC_ECPRI_SS_BCR 1 1491.1Sskrll#define GCC_ETH_WRAPPER_BCR 2 1501.1Sskrll#define GCC_PCIE_0_BCR 3 1511.1Sskrll#define GCC_PCIE_0_LINK_DOWN_BCR 4 1521.1Sskrll#define GCC_PCIE_0_NOCSR_COM_PHY_BCR 5 1531.1Sskrll#define GCC_PCIE_0_PHY_BCR 6 1541.1Sskrll#define GCC_PCIE_0_PHY_NOCSR_COM_PHY_BCR 7 1551.1Sskrll#define GCC_PCIE_PHY_CFG_AHB_BCR 8 1561.1Sskrll#define GCC_PCIE_PHY_COM_BCR 9 1571.1Sskrll#define GCC_PDM_BCR 10 1581.1Sskrll#define GCC_QUPV3_WRAPPER_0_BCR 11 1591.1Sskrll#define GCC_QUPV3_WRAPPER_1_BCR 12 1601.1Sskrll#define GCC_QUSB2PHY_PRIM_BCR 13 1611.1Sskrll#define GCC_QUSB2PHY_SEC_BCR 14 1621.1Sskrll#define GCC_SDCC5_BCR 15 1631.1Sskrll#define GCC_TCSR_PCIE_BCR 16 1641.1Sskrll#define GCC_TSC_BCR 17 1651.1Sskrll#define GCC_USB30_PRIM_BCR 18 1661.1Sskrll#define GCC_USB3_DP_PHY_PRIM_BCR 19 1671.1Sskrll#define GCC_USB3_DP_PHY_SEC_BCR 20 1681.1Sskrll#define GCC_USB3_PHY_PRIM_BCR 21 1691.1Sskrll#define GCC_USB3_PHY_SEC_BCR 22 1701.1Sskrll#define GCC_USB3PHY_PHY_PRIM_BCR 23 1711.1Sskrll#define GCC_USB3PHY_PHY_SEC_BCR 24 1721.1Sskrll#define GCC_USB_PHY_CFG_AHB2PHY_BCR 25 1731.1Sskrll 1741.1Sskrll/* GCC power domains */ 1751.1Sskrll#define PCIE_0_GDSC 0 1761.1Sskrll#define PCIE_0_PHY_GDSC 1 1771.1Sskrll#define USB30_PRIM_GDSC 2 1781.1Sskrll 1791.1Sskrll#endif 180