11.1Sskrll/*	$NetBSD: qcom,sm8650-gcc.h,v 1.1.1.1 2026/01/18 05:21:37 skrll Exp $	*/
21.1Sskrll
31.1Sskrll/* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */
41.1Sskrll/*
51.1Sskrll * Copyright (c) 2022, Qualcomm Innovation Center, Inc. All rights reserved.
61.1Sskrll * Copyright (c) 2023, Linaro Limited
71.1Sskrll */
81.1Sskrll
91.1Sskrll#ifndef _DT_BINDINGS_CLK_QCOM_GCC_SM8650_H
101.1Sskrll#define _DT_BINDINGS_CLK_QCOM_GCC_SM8650_H
111.1Sskrll
121.1Sskrll/* GCC clocks */
131.1Sskrll#define GCC_AGGRE_NOC_PCIE_AXI_CLK				0
141.1Sskrll#define GCC_AGGRE_UFS_PHY_AXI_CLK				1
151.1Sskrll#define GCC_AGGRE_UFS_PHY_AXI_HW_CTL_CLK			2
161.1Sskrll#define GCC_AGGRE_USB3_PRIM_AXI_CLK				3
171.1Sskrll#define GCC_BOOT_ROM_AHB_CLK					4
181.1Sskrll#define GCC_CAMERA_AHB_CLK					5
191.1Sskrll#define GCC_CAMERA_HF_AXI_CLK					6
201.1Sskrll#define GCC_CAMERA_SF_AXI_CLK					7
211.1Sskrll#define GCC_CAMERA_XO_CLK					8
221.1Sskrll#define GCC_CFG_NOC_PCIE_ANOC_AHB_CLK				9
231.1Sskrll#define GCC_CFG_NOC_USB3_PRIM_AXI_CLK				10
241.1Sskrll#define GCC_CNOC_PCIE_SF_AXI_CLK				11
251.1Sskrll#define GCC_DDRSS_GPU_AXI_CLK					12
261.1Sskrll#define GCC_DDRSS_PCIE_SF_QTB_CLK				13
271.1Sskrll#define GCC_DISP_AHB_CLK					14
281.1Sskrll#define GCC_DISP_HF_AXI_CLK					15
291.1Sskrll#define GCC_DISP_XO_CLK						16
301.1Sskrll#define GCC_GP1_CLK						17
311.1Sskrll#define GCC_GP1_CLK_SRC						18
321.1Sskrll#define GCC_GP2_CLK						19
331.1Sskrll#define GCC_GP2_CLK_SRC						20
341.1Sskrll#define GCC_GP3_CLK						21
351.1Sskrll#define GCC_GP3_CLK_SRC						22
361.1Sskrll#define GCC_GPLL0						23
371.1Sskrll#define GCC_GPLL0_OUT_EVEN					24
381.1Sskrll#define GCC_GPLL1						25
391.1Sskrll#define GCC_GPLL3						26
401.1Sskrll#define GCC_GPLL4						27
411.1Sskrll#define GCC_GPLL6						28
421.1Sskrll#define GCC_GPLL7						29
431.1Sskrll#define GCC_GPLL9						30
441.1Sskrll#define GCC_GPU_CFG_AHB_CLK					31
451.1Sskrll#define GCC_GPU_GPLL0_CLK_SRC					32
461.1Sskrll#define GCC_GPU_GPLL0_DIV_CLK_SRC				33
471.1Sskrll#define GCC_GPU_MEMNOC_GFX_CLK					34
481.1Sskrll#define GCC_GPU_SNOC_DVM_GFX_CLK				35
491.1Sskrll#define GCC_PCIE_0_AUX_CLK					36
501.1Sskrll#define GCC_PCIE_0_AUX_CLK_SRC					37
511.1Sskrll#define GCC_PCIE_0_CFG_AHB_CLK					38
521.1Sskrll#define GCC_PCIE_0_MSTR_AXI_CLK					39
531.1Sskrll#define GCC_PCIE_0_PHY_RCHNG_CLK				40
541.1Sskrll#define GCC_PCIE_0_PHY_RCHNG_CLK_SRC				41
551.1Sskrll#define GCC_PCIE_0_PIPE_CLK					42
561.1Sskrll#define GCC_PCIE_0_PIPE_CLK_SRC					43
571.1Sskrll#define GCC_PCIE_0_SLV_AXI_CLK					44
581.1Sskrll#define GCC_PCIE_0_SLV_Q2A_AXI_CLK				45
591.1Sskrll#define GCC_PCIE_1_AUX_CLK					46
601.1Sskrll#define GCC_PCIE_1_AUX_CLK_SRC					47
611.1Sskrll#define GCC_PCIE_1_CFG_AHB_CLK					48
621.1Sskrll#define GCC_PCIE_1_MSTR_AXI_CLK					49
631.1Sskrll#define GCC_PCIE_1_PHY_AUX_CLK					50
641.1Sskrll#define GCC_PCIE_1_PHY_AUX_CLK_SRC				51
651.1Sskrll#define GCC_PCIE_1_PHY_RCHNG_CLK				52
661.1Sskrll#define GCC_PCIE_1_PHY_RCHNG_CLK_SRC				53
671.1Sskrll#define GCC_PCIE_1_PIPE_CLK					54
681.1Sskrll#define GCC_PCIE_1_PIPE_CLK_SRC					55
691.1Sskrll#define GCC_PCIE_1_SLV_AXI_CLK					56
701.1Sskrll#define GCC_PCIE_1_SLV_Q2A_AXI_CLK				57
711.1Sskrll#define GCC_PDM2_CLK						58
721.1Sskrll#define GCC_PDM2_CLK_SRC					59
731.1Sskrll#define GCC_PDM_AHB_CLK						60
741.1Sskrll#define GCC_PDM_XO4_CLK						61
751.1Sskrll#define GCC_QMIP_CAMERA_NRT_AHB_CLK				62
761.1Sskrll#define GCC_QMIP_CAMERA_RT_AHB_CLK				63
771.1Sskrll#define GCC_QMIP_DISP_AHB_CLK					64
781.1Sskrll#define GCC_QMIP_GPU_AHB_CLK					65
791.1Sskrll#define GCC_QMIP_PCIE_AHB_CLK					66
801.1Sskrll#define GCC_QMIP_VIDEO_CV_CPU_AHB_CLK				67
811.1Sskrll#define GCC_QMIP_VIDEO_CVP_AHB_CLK				68
821.1Sskrll#define GCC_QMIP_VIDEO_V_CPU_AHB_CLK				69
831.1Sskrll#define GCC_QMIP_VIDEO_VCODEC_AHB_CLK				70
841.1Sskrll#define GCC_QUPV3_I2C_CORE_CLK					71
851.1Sskrll#define GCC_QUPV3_I2C_S0_CLK					72
861.1Sskrll#define GCC_QUPV3_I2C_S0_CLK_SRC				73
871.1Sskrll#define GCC_QUPV3_I2C_S1_CLK					74
881.1Sskrll#define GCC_QUPV3_I2C_S1_CLK_SRC				75
891.1Sskrll#define GCC_QUPV3_I2C_S2_CLK					76
901.1Sskrll#define GCC_QUPV3_I2C_S2_CLK_SRC				77
911.1Sskrll#define GCC_QUPV3_I2C_S3_CLK					78
921.1Sskrll#define GCC_QUPV3_I2C_S3_CLK_SRC				79
931.1Sskrll#define GCC_QUPV3_I2C_S4_CLK					80
941.1Sskrll#define GCC_QUPV3_I2C_S4_CLK_SRC				81
951.1Sskrll#define GCC_QUPV3_I2C_S5_CLK					82
961.1Sskrll#define GCC_QUPV3_I2C_S5_CLK_SRC				83
971.1Sskrll#define GCC_QUPV3_I2C_S6_CLK					84
981.1Sskrll#define GCC_QUPV3_I2C_S6_CLK_SRC				85
991.1Sskrll#define GCC_QUPV3_I2C_S7_CLK					86
1001.1Sskrll#define GCC_QUPV3_I2C_S7_CLK_SRC				87
1011.1Sskrll#define GCC_QUPV3_I2C_S8_CLK					88
1021.1Sskrll#define GCC_QUPV3_I2C_S8_CLK_SRC				89
1031.1Sskrll#define GCC_QUPV3_I2C_S9_CLK					90
1041.1Sskrll#define GCC_QUPV3_I2C_S9_CLK_SRC				91
1051.1Sskrll#define GCC_QUPV3_I2C_S_AHB_CLK					92
1061.1Sskrll#define GCC_QUPV3_WRAP1_CORE_2X_CLK				93
1071.1Sskrll#define GCC_QUPV3_WRAP1_CORE_CLK				94
1081.1Sskrll#define GCC_QUPV3_WRAP1_QSPI_REF_CLK				95
1091.1Sskrll#define GCC_QUPV3_WRAP1_QSPI_REF_CLK_SRC			96
1101.1Sskrll#define GCC_QUPV3_WRAP1_S0_CLK					97
1111.1Sskrll#define GCC_QUPV3_WRAP1_S0_CLK_SRC				98
1121.1Sskrll#define GCC_QUPV3_WRAP1_S1_CLK					99
1131.1Sskrll#define GCC_QUPV3_WRAP1_S1_CLK_SRC				100
1141.1Sskrll#define GCC_QUPV3_WRAP1_S2_CLK					101
1151.1Sskrll#define GCC_QUPV3_WRAP1_S2_CLK_SRC				102
1161.1Sskrll#define GCC_QUPV3_WRAP1_S3_CLK					103
1171.1Sskrll#define GCC_QUPV3_WRAP1_S3_CLK_SRC				104
1181.1Sskrll#define GCC_QUPV3_WRAP1_S4_CLK					105
1191.1Sskrll#define GCC_QUPV3_WRAP1_S4_CLK_SRC				106
1201.1Sskrll#define GCC_QUPV3_WRAP1_S5_CLK					107
1211.1Sskrll#define GCC_QUPV3_WRAP1_S5_CLK_SRC				108
1221.1Sskrll#define GCC_QUPV3_WRAP1_S6_CLK					109
1231.1Sskrll#define GCC_QUPV3_WRAP1_S6_CLK_SRC				110
1241.1Sskrll#define GCC_QUPV3_WRAP1_S7_CLK					111
1251.1Sskrll#define GCC_QUPV3_WRAP1_S7_CLK_SRC				112
1261.1Sskrll#define GCC_QUPV3_WRAP2_CORE_2X_CLK				113
1271.1Sskrll#define GCC_QUPV3_WRAP2_CORE_CLK				114
1281.1Sskrll#define GCC_QUPV3_WRAP2_IBI_CTRL_0_CLK_SRC			115
1291.1Sskrll#define GCC_QUPV3_WRAP2_IBI_CTRL_2_CLK				116
1301.1Sskrll#define GCC_QUPV3_WRAP2_IBI_CTRL_3_CLK				117
1311.1Sskrll#define GCC_QUPV3_WRAP2_S0_CLK					118
1321.1Sskrll#define GCC_QUPV3_WRAP2_S0_CLK_SRC				119
1331.1Sskrll#define GCC_QUPV3_WRAP2_S1_CLK					120
1341.1Sskrll#define GCC_QUPV3_WRAP2_S1_CLK_SRC				121
1351.1Sskrll#define GCC_QUPV3_WRAP2_S2_CLK					122
1361.1Sskrll#define GCC_QUPV3_WRAP2_S2_CLK_SRC				123
1371.1Sskrll#define GCC_QUPV3_WRAP2_S3_CLK					124
1381.1Sskrll#define GCC_QUPV3_WRAP2_S3_CLK_SRC				125
1391.1Sskrll#define GCC_QUPV3_WRAP2_S4_CLK					126
1401.1Sskrll#define GCC_QUPV3_WRAP2_S4_CLK_SRC				127
1411.1Sskrll#define GCC_QUPV3_WRAP2_S5_CLK					128
1421.1Sskrll#define GCC_QUPV3_WRAP2_S5_CLK_SRC				129
1431.1Sskrll#define GCC_QUPV3_WRAP2_S6_CLK					130
1441.1Sskrll#define GCC_QUPV3_WRAP2_S6_CLK_SRC				131
1451.1Sskrll#define GCC_QUPV3_WRAP2_S7_CLK					132
1461.1Sskrll#define GCC_QUPV3_WRAP2_S7_CLK_SRC				133
1471.1Sskrll#define GCC_QUPV3_WRAP3_CORE_2X_CLK				134
1481.1Sskrll#define GCC_QUPV3_WRAP3_CORE_CLK				135
1491.1Sskrll#define GCC_QUPV3_WRAP3_QSPI_REF_CLK				136
1501.1Sskrll#define GCC_QUPV3_WRAP3_QSPI_REF_CLK_SRC			137
1511.1Sskrll#define GCC_QUPV3_WRAP3_S0_CLK					138
1521.1Sskrll#define GCC_QUPV3_WRAP3_S0_CLK_SRC				139
1531.1Sskrll#define GCC_QUPV3_WRAP_1_M_AHB_CLK				140
1541.1Sskrll#define GCC_QUPV3_WRAP_1_S_AHB_CLK				141
1551.1Sskrll#define GCC_QUPV3_WRAP_2_IBI_2_AHB_CLK				142
1561.1Sskrll#define GCC_QUPV3_WRAP_2_IBI_3_AHB_CLK				143
1571.1Sskrll#define GCC_QUPV3_WRAP_2_M_AHB_CLK				144
1581.1Sskrll#define GCC_QUPV3_WRAP_2_S_AHB_CLK				145
1591.1Sskrll#define GCC_QUPV3_WRAP_3_M_AHB_CLK				146
1601.1Sskrll#define GCC_QUPV3_WRAP_3_S_AHB_CLK				147
1611.1Sskrll#define GCC_SDCC2_AHB_CLK					148
1621.1Sskrll#define GCC_SDCC2_APPS_CLK					149
1631.1Sskrll#define GCC_SDCC2_APPS_CLK_SRC					150
1641.1Sskrll#define GCC_SDCC4_AHB_CLK					151
1651.1Sskrll#define GCC_SDCC4_APPS_CLK					152
1661.1Sskrll#define GCC_SDCC4_APPS_CLK_SRC					153
1671.1Sskrll#define GCC_UFS_PHY_AHB_CLK					154
1681.1Sskrll#define GCC_UFS_PHY_AXI_CLK					155
1691.1Sskrll#define GCC_UFS_PHY_AXI_CLK_SRC					156
1701.1Sskrll#define GCC_UFS_PHY_AXI_HW_CTL_CLK				157
1711.1Sskrll#define GCC_UFS_PHY_ICE_CORE_CLK				158
1721.1Sskrll#define GCC_UFS_PHY_ICE_CORE_CLK_SRC				159
1731.1Sskrll#define GCC_UFS_PHY_ICE_CORE_HW_CTL_CLK				160
1741.1Sskrll#define GCC_UFS_PHY_PHY_AUX_CLK					161
1751.1Sskrll#define GCC_UFS_PHY_PHY_AUX_CLK_SRC				162
1761.1Sskrll#define GCC_UFS_PHY_PHY_AUX_HW_CTL_CLK				163
1771.1Sskrll#define GCC_UFS_PHY_RX_SYMBOL_0_CLK				164
1781.1Sskrll#define GCC_UFS_PHY_RX_SYMBOL_0_CLK_SRC				165
1791.1Sskrll#define GCC_UFS_PHY_RX_SYMBOL_1_CLK				166
1801.1Sskrll#define GCC_UFS_PHY_RX_SYMBOL_1_CLK_SRC				167
1811.1Sskrll#define GCC_UFS_PHY_TX_SYMBOL_0_CLK				168
1821.1Sskrll#define GCC_UFS_PHY_TX_SYMBOL_0_CLK_SRC				169
1831.1Sskrll#define GCC_UFS_PHY_UNIPRO_CORE_CLK				170
1841.1Sskrll#define GCC_UFS_PHY_UNIPRO_CORE_CLK_SRC				171
1851.1Sskrll#define GCC_UFS_PHY_UNIPRO_CORE_HW_CTL_CLK			172
1861.1Sskrll#define GCC_USB30_PRIM_MASTER_CLK				173
1871.1Sskrll#define GCC_USB30_PRIM_MASTER_CLK_SRC				174
1881.1Sskrll#define GCC_USB30_PRIM_MOCK_UTMI_CLK				175
1891.1Sskrll#define GCC_USB30_PRIM_MOCK_UTMI_CLK_SRC			176
1901.1Sskrll#define GCC_USB30_PRIM_MOCK_UTMI_POSTDIV_CLK_SRC		177
1911.1Sskrll#define GCC_USB30_PRIM_SLEEP_CLK				178
1921.1Sskrll#define GCC_USB3_PRIM_PHY_AUX_CLK				179
1931.1Sskrll#define GCC_USB3_PRIM_PHY_AUX_CLK_SRC				180
1941.1Sskrll#define GCC_USB3_PRIM_PHY_COM_AUX_CLK				181
1951.1Sskrll#define GCC_USB3_PRIM_PHY_PIPE_CLK				182
1961.1Sskrll#define GCC_USB3_PRIM_PHY_PIPE_CLK_SRC				183
1971.1Sskrll#define GCC_VIDEO_AHB_CLK					184
1981.1Sskrll#define GCC_VIDEO_AXI0_CLK					185
1991.1Sskrll#define GCC_VIDEO_AXI1_CLK					186
2001.1Sskrll#define GCC_VIDEO_XO_CLK					187
2011.1Sskrll#define GCC_GPLL0_AO						188
2021.1Sskrll#define GCC_GPLL0_OUT_EVEN_AO					189
2031.1Sskrll#define GCC_GPLL1_AO						190
2041.1Sskrll#define GCC_GPLL3_AO						191
2051.1Sskrll#define GCC_GPLL4_AO						192
2061.1Sskrll#define GCC_GPLL6_AO						193
2071.1Sskrll
2081.1Sskrll/* GCC resets */
2091.1Sskrll#define GCC_CAMERA_BCR						0
2101.1Sskrll#define GCC_DISPLAY_BCR						1
2111.1Sskrll#define GCC_GPU_BCR						2
2121.1Sskrll#define GCC_PCIE_0_BCR						3
2131.1Sskrll#define GCC_PCIE_0_LINK_DOWN_BCR				4
2141.1Sskrll#define GCC_PCIE_0_NOCSR_COM_PHY_BCR				5
2151.1Sskrll#define GCC_PCIE_0_PHY_BCR					6
2161.1Sskrll#define GCC_PCIE_0_PHY_NOCSR_COM_PHY_BCR			7
2171.1Sskrll#define GCC_PCIE_1_BCR						8
2181.1Sskrll#define GCC_PCIE_1_LINK_DOWN_BCR				9
2191.1Sskrll#define GCC_PCIE_1_NOCSR_COM_PHY_BCR				10
2201.1Sskrll#define GCC_PCIE_1_PHY_BCR					11
2211.1Sskrll#define GCC_PCIE_1_PHY_NOCSR_COM_PHY_BCR			12
2221.1Sskrll#define GCC_PCIE_PHY_BCR					13
2231.1Sskrll#define GCC_PCIE_PHY_CFG_AHB_BCR				14
2241.1Sskrll#define GCC_PCIE_PHY_COM_BCR					15
2251.1Sskrll#define GCC_PDM_BCR						16
2261.1Sskrll#define GCC_QUPV3_WRAPPER_1_BCR					17
2271.1Sskrll#define GCC_QUPV3_WRAPPER_2_BCR					18
2281.1Sskrll#define GCC_QUPV3_WRAPPER_3_BCR					19
2291.1Sskrll#define GCC_QUPV3_WRAPPER_I2C_BCR				20
2301.1Sskrll#define GCC_QUSB2PHY_PRIM_BCR					21
2311.1Sskrll#define GCC_QUSB2PHY_SEC_BCR					22
2321.1Sskrll#define GCC_SDCC2_BCR						23
2331.1Sskrll#define GCC_SDCC4_BCR						24
2341.1Sskrll#define GCC_UFS_PHY_BCR						25
2351.1Sskrll#define GCC_USB30_PRIM_BCR					26
2361.1Sskrll#define GCC_USB3_DP_PHY_PRIM_BCR				27
2371.1Sskrll#define GCC_USB3_DP_PHY_SEC_BCR					28
2381.1Sskrll#define GCC_USB3_PHY_PRIM_BCR					29
2391.1Sskrll#define GCC_USB3_PHY_SEC_BCR					30
2401.1Sskrll#define GCC_USB3PHY_PHY_PRIM_BCR				31
2411.1Sskrll#define GCC_USB3PHY_PHY_SEC_BCR					32
2421.1Sskrll#define GCC_VIDEO_AXI0_CLK_ARES					33
2431.1Sskrll#define GCC_VIDEO_AXI1_CLK_ARES					34
2441.1Sskrll#define GCC_VIDEO_BCR						35
2451.1Sskrll
2461.1Sskrll/* GCC power domains */
2471.1Sskrll#define PCIE_0_GDSC						0
2481.1Sskrll#define PCIE_0_PHY_GDSC						1
2491.1Sskrll#define PCIE_1_GDSC						2
2501.1Sskrll#define PCIE_1_PHY_GDSC						3
2511.1Sskrll#define UFS_PHY_GDSC						4
2521.1Sskrll#define UFS_MEM_PHY_GDSC					5
2531.1Sskrll#define USB30_PRIM_GDSC						6
2541.1Sskrll#define USB3_PHY_GDSC						7
2551.1Sskrll
2561.1Sskrll#endif
257