1 1.1 jmcneill /* $NetBSD: qcom,camcc-sc7180.h,v 1.1.1.1 2021/11/07 16:49:59 jmcneill Exp $ */ 2 1.1 jmcneill 3 1.1 jmcneill /* SPDX-License-Identifier: GPL-2.0-only */ 4 1.1 jmcneill /* 5 1.1 jmcneill * Copyright (c) 2020, The Linux Foundation. All rights reserved. 6 1.1 jmcneill */ 7 1.1 jmcneill 8 1.1 jmcneill #ifndef _DT_BINDINGS_CLK_QCOM_CAM_CC_SC7180_H 9 1.1 jmcneill #define _DT_BINDINGS_CLK_QCOM_CAM_CC_SC7180_H 10 1.1 jmcneill 11 1.1 jmcneill /* CAM_CC clocks */ 12 1.1 jmcneill #define CAM_CC_PLL2_OUT_EARLY 0 13 1.1 jmcneill #define CAM_CC_PLL0 1 14 1.1 jmcneill #define CAM_CC_PLL1 2 15 1.1 jmcneill #define CAM_CC_PLL2 3 16 1.1 jmcneill #define CAM_CC_PLL2_OUT_AUX 4 17 1.1 jmcneill #define CAM_CC_PLL3 5 18 1.1 jmcneill #define CAM_CC_CAMNOC_AXI_CLK 6 19 1.1 jmcneill #define CAM_CC_CCI_0_CLK 7 20 1.1 jmcneill #define CAM_CC_CCI_0_CLK_SRC 8 21 1.1 jmcneill #define CAM_CC_CCI_1_CLK 9 22 1.1 jmcneill #define CAM_CC_CCI_1_CLK_SRC 10 23 1.1 jmcneill #define CAM_CC_CORE_AHB_CLK 11 24 1.1 jmcneill #define CAM_CC_CPAS_AHB_CLK 12 25 1.1 jmcneill #define CAM_CC_CPHY_RX_CLK_SRC 13 26 1.1 jmcneill #define CAM_CC_CSI0PHYTIMER_CLK 14 27 1.1 jmcneill #define CAM_CC_CSI0PHYTIMER_CLK_SRC 15 28 1.1 jmcneill #define CAM_CC_CSI1PHYTIMER_CLK 16 29 1.1 jmcneill #define CAM_CC_CSI1PHYTIMER_CLK_SRC 17 30 1.1 jmcneill #define CAM_CC_CSI2PHYTIMER_CLK 18 31 1.1 jmcneill #define CAM_CC_CSI2PHYTIMER_CLK_SRC 19 32 1.1 jmcneill #define CAM_CC_CSI3PHYTIMER_CLK 20 33 1.1 jmcneill #define CAM_CC_CSI3PHYTIMER_CLK_SRC 21 34 1.1 jmcneill #define CAM_CC_CSIPHY0_CLK 22 35 1.1 jmcneill #define CAM_CC_CSIPHY1_CLK 23 36 1.1 jmcneill #define CAM_CC_CSIPHY2_CLK 24 37 1.1 jmcneill #define CAM_CC_CSIPHY3_CLK 25 38 1.1 jmcneill #define CAM_CC_FAST_AHB_CLK_SRC 26 39 1.1 jmcneill #define CAM_CC_ICP_APB_CLK 27 40 1.1 jmcneill #define CAM_CC_ICP_ATB_CLK 28 41 1.1 jmcneill #define CAM_CC_ICP_CLK 29 42 1.1 jmcneill #define CAM_CC_ICP_CLK_SRC 30 43 1.1 jmcneill #define CAM_CC_ICP_CTI_CLK 31 44 1.1 jmcneill #define CAM_CC_ICP_TS_CLK 32 45 1.1 jmcneill #define CAM_CC_IFE_0_AXI_CLK 33 46 1.1 jmcneill #define CAM_CC_IFE_0_CLK 34 47 1.1 jmcneill #define CAM_CC_IFE_0_CLK_SRC 35 48 1.1 jmcneill #define CAM_CC_IFE_0_CPHY_RX_CLK 36 49 1.1 jmcneill #define CAM_CC_IFE_0_CSID_CLK 37 50 1.1 jmcneill #define CAM_CC_IFE_0_CSID_CLK_SRC 38 51 1.1 jmcneill #define CAM_CC_IFE_0_DSP_CLK 39 52 1.1 jmcneill #define CAM_CC_IFE_1_AXI_CLK 40 53 1.1 jmcneill #define CAM_CC_IFE_1_CLK 41 54 1.1 jmcneill #define CAM_CC_IFE_1_CLK_SRC 42 55 1.1 jmcneill #define CAM_CC_IFE_1_CPHY_RX_CLK 43 56 1.1 jmcneill #define CAM_CC_IFE_1_CSID_CLK 44 57 1.1 jmcneill #define CAM_CC_IFE_1_CSID_CLK_SRC 45 58 1.1 jmcneill #define CAM_CC_IFE_1_DSP_CLK 46 59 1.1 jmcneill #define CAM_CC_IFE_LITE_CLK 47 60 1.1 jmcneill #define CAM_CC_IFE_LITE_CLK_SRC 48 61 1.1 jmcneill #define CAM_CC_IFE_LITE_CPHY_RX_CLK 49 62 1.1 jmcneill #define CAM_CC_IFE_LITE_CSID_CLK 50 63 1.1 jmcneill #define CAM_CC_IFE_LITE_CSID_CLK_SRC 51 64 1.1 jmcneill #define CAM_CC_IPE_0_AHB_CLK 52 65 1.1 jmcneill #define CAM_CC_IPE_0_AREG_CLK 53 66 1.1 jmcneill #define CAM_CC_IPE_0_AXI_CLK 54 67 1.1 jmcneill #define CAM_CC_IPE_0_CLK 55 68 1.1 jmcneill #define CAM_CC_IPE_0_CLK_SRC 56 69 1.1 jmcneill #define CAM_CC_JPEG_CLK 57 70 1.1 jmcneill #define CAM_CC_JPEG_CLK_SRC 58 71 1.1 jmcneill #define CAM_CC_LRME_CLK 59 72 1.1 jmcneill #define CAM_CC_LRME_CLK_SRC 60 73 1.1 jmcneill #define CAM_CC_MCLK0_CLK 61 74 1.1 jmcneill #define CAM_CC_MCLK0_CLK_SRC 62 75 1.1 jmcneill #define CAM_CC_MCLK1_CLK 63 76 1.1 jmcneill #define CAM_CC_MCLK1_CLK_SRC 64 77 1.1 jmcneill #define CAM_CC_MCLK2_CLK 65 78 1.1 jmcneill #define CAM_CC_MCLK2_CLK_SRC 66 79 1.1 jmcneill #define CAM_CC_MCLK3_CLK 67 80 1.1 jmcneill #define CAM_CC_MCLK3_CLK_SRC 68 81 1.1 jmcneill #define CAM_CC_MCLK4_CLK 69 82 1.1 jmcneill #define CAM_CC_MCLK4_CLK_SRC 70 83 1.1 jmcneill #define CAM_CC_BPS_AHB_CLK 71 84 1.1 jmcneill #define CAM_CC_BPS_AREG_CLK 72 85 1.1 jmcneill #define CAM_CC_BPS_AXI_CLK 73 86 1.1 jmcneill #define CAM_CC_BPS_CLK 74 87 1.1 jmcneill #define CAM_CC_BPS_CLK_SRC 75 88 1.1 jmcneill #define CAM_CC_SLOW_AHB_CLK_SRC 76 89 1.1 jmcneill #define CAM_CC_SOC_AHB_CLK 77 90 1.1 jmcneill #define CAM_CC_SYS_TMR_CLK 78 91 1.1 jmcneill 92 1.1 jmcneill /* CAM_CC power domains */ 93 1.1 jmcneill #define BPS_GDSC 0 94 1.1 jmcneill #define IFE_0_GDSC 1 95 1.1 jmcneill #define IFE_1_GDSC 2 96 1.1 jmcneill #define IPE_0_GDSC 3 97 1.1 jmcneill #define TITAN_TOP_GDSC 4 98 1.1 jmcneill 99 1.1 jmcneill /* CAM_CC resets */ 100 1.1 jmcneill #define CAM_CC_BPS_BCR 0 101 1.1 jmcneill #define CAM_CC_CAMNOC_BCR 1 102 1.1 jmcneill #define CAM_CC_CCI_0_BCR 2 103 1.1 jmcneill #define CAM_CC_CCI_1_BCR 3 104 1.1 jmcneill #define CAM_CC_CPAS_BCR 4 105 1.1 jmcneill #define CAM_CC_CSI0PHY_BCR 5 106 1.1 jmcneill #define CAM_CC_CSI1PHY_BCR 6 107 1.1 jmcneill #define CAM_CC_CSI2PHY_BCR 7 108 1.1 jmcneill #define CAM_CC_CSI3PHY_BCR 8 109 1.1 jmcneill #define CAM_CC_ICP_BCR 9 110 1.1 jmcneill #define CAM_CC_IFE_0_BCR 10 111 1.1 jmcneill #define CAM_CC_IFE_1_BCR 11 112 1.1 jmcneill #define CAM_CC_IFE_LITE_BCR 12 113 1.1 jmcneill #define CAM_CC_IPE_0_BCR 13 114 1.1 jmcneill #define CAM_CC_JPEG_BCR 14 115 1.1 jmcneill #define CAM_CC_LRME_BCR 15 116 1.1 jmcneill #define CAM_CC_MCLK0_BCR 16 117 1.1 jmcneill #define CAM_CC_MCLK1_BCR 17 118 1.1 jmcneill #define CAM_CC_MCLK2_BCR 18 119 1.1 jmcneill #define CAM_CC_MCLK3_BCR 19 120 1.1 jmcneill #define CAM_CC_MCLK4_BCR 20 121 1.1 jmcneill #define CAM_CC_TITAN_TOP_BCR 21 122 1.1 jmcneill 123 1.1 jmcneill #endif 124