Home | History | Annotate | Line # | Download | only in clock
      1      1.1  jmcneill /*	$NetBSD: qcom,gcc-msm8996.h,v 1.1.1.4 2020/01/03 14:33:04 skrll Exp $	*/
      2      1.1  jmcneill 
      3  1.1.1.4     skrll /* SPDX-License-Identifier: GPL-2.0-only */
      4      1.1  jmcneill /*
      5      1.1  jmcneill  * Copyright (c) 2015, The Linux Foundation. All rights reserved.
      6      1.1  jmcneill  */
      7      1.1  jmcneill 
      8      1.1  jmcneill #ifndef _DT_BINDINGS_CLK_MSM_GCC_8996_H
      9      1.1  jmcneill #define _DT_BINDINGS_CLK_MSM_GCC_8996_H
     10      1.1  jmcneill 
     11      1.1  jmcneill #define GPLL0_EARLY						0
     12      1.1  jmcneill #define GPLL0							1
     13      1.1  jmcneill #define GPLL1_EARLY						2
     14      1.1  jmcneill #define GPLL1							3
     15      1.1  jmcneill #define GPLL2_EARLY						4
     16      1.1  jmcneill #define GPLL2							5
     17      1.1  jmcneill #define GPLL3_EARLY						6
     18      1.1  jmcneill #define GPLL3							7
     19      1.1  jmcneill #define GPLL4_EARLY						8
     20      1.1  jmcneill #define GPLL4							9
     21      1.1  jmcneill #define SYSTEM_NOC_CLK_SRC					10
     22      1.1  jmcneill #define CONFIG_NOC_CLK_SRC					11
     23      1.1  jmcneill #define PERIPH_NOC_CLK_SRC					12
     24      1.1  jmcneill #define MMSS_BIMC_GFX_CLK_SRC					13
     25      1.1  jmcneill #define USB30_MASTER_CLK_SRC					14
     26      1.1  jmcneill #define USB30_MOCK_UTMI_CLK_SRC					15
     27      1.1  jmcneill #define USB3_PHY_AUX_CLK_SRC					16
     28      1.1  jmcneill #define USB20_MASTER_CLK_SRC					17
     29      1.1  jmcneill #define USB20_MOCK_UTMI_CLK_SRC					18
     30      1.1  jmcneill #define SDCC1_APPS_CLK_SRC					19
     31      1.1  jmcneill #define SDCC1_ICE_CORE_CLK_SRC					20
     32      1.1  jmcneill #define SDCC2_APPS_CLK_SRC					21
     33      1.1  jmcneill #define SDCC3_APPS_CLK_SRC					22
     34      1.1  jmcneill #define SDCC4_APPS_CLK_SRC					23
     35      1.1  jmcneill #define BLSP1_QUP1_SPI_APPS_CLK_SRC				24
     36      1.1  jmcneill #define BLSP1_QUP1_I2C_APPS_CLK_SRC				25
     37      1.1  jmcneill #define BLSP1_UART1_APPS_CLK_SRC				26
     38      1.1  jmcneill #define BLSP1_QUP2_SPI_APPS_CLK_SRC				27
     39      1.1  jmcneill #define BLSP1_QUP2_I2C_APPS_CLK_SRC				28
     40      1.1  jmcneill #define BLSP1_UART2_APPS_CLK_SRC				29
     41      1.1  jmcneill #define BLSP1_QUP3_SPI_APPS_CLK_SRC				30
     42      1.1  jmcneill #define BLSP1_QUP3_I2C_APPS_CLK_SRC				31
     43      1.1  jmcneill #define BLSP1_UART3_APPS_CLK_SRC				32
     44      1.1  jmcneill #define BLSP1_QUP4_SPI_APPS_CLK_SRC				33
     45      1.1  jmcneill #define BLSP1_QUP4_I2C_APPS_CLK_SRC				34
     46      1.1  jmcneill #define BLSP1_UART4_APPS_CLK_SRC				35
     47      1.1  jmcneill #define BLSP1_QUP5_SPI_APPS_CLK_SRC				36
     48      1.1  jmcneill #define BLSP1_QUP5_I2C_APPS_CLK_SRC				37
     49      1.1  jmcneill #define BLSP1_UART5_APPS_CLK_SRC				38
     50      1.1  jmcneill #define BLSP1_QUP6_SPI_APPS_CLK_SRC				39
     51      1.1  jmcneill #define BLSP1_QUP6_I2C_APPS_CLK_SRC				40
     52      1.1  jmcneill #define BLSP1_UART6_APPS_CLK_SRC				41
     53      1.1  jmcneill #define BLSP2_QUP1_SPI_APPS_CLK_SRC				42
     54      1.1  jmcneill #define BLSP2_QUP1_I2C_APPS_CLK_SRC				43
     55      1.1  jmcneill #define BLSP2_UART1_APPS_CLK_SRC				44
     56      1.1  jmcneill #define BLSP2_QUP2_SPI_APPS_CLK_SRC				45
     57      1.1  jmcneill #define BLSP2_QUP2_I2C_APPS_CLK_SRC				46
     58      1.1  jmcneill #define BLSP2_UART2_APPS_CLK_SRC				47
     59      1.1  jmcneill #define BLSP2_QUP3_SPI_APPS_CLK_SRC				48
     60      1.1  jmcneill #define BLSP2_QUP3_I2C_APPS_CLK_SRC				49
     61      1.1  jmcneill #define BLSP2_UART3_APPS_CLK_SRC				50
     62      1.1  jmcneill #define BLSP2_QUP4_SPI_APPS_CLK_SRC				51
     63      1.1  jmcneill #define BLSP2_QUP4_I2C_APPS_CLK_SRC				52
     64      1.1  jmcneill #define BLSP2_UART4_APPS_CLK_SRC				53
     65      1.1  jmcneill #define BLSP2_QUP5_SPI_APPS_CLK_SRC				54
     66      1.1  jmcneill #define BLSP2_QUP5_I2C_APPS_CLK_SRC				55
     67      1.1  jmcneill #define BLSP2_UART5_APPS_CLK_SRC				56
     68      1.1  jmcneill #define BLSP2_QUP6_SPI_APPS_CLK_SRC				57
     69      1.1  jmcneill #define BLSP2_QUP6_I2C_APPS_CLK_SRC				58
     70      1.1  jmcneill #define BLSP2_UART6_APPS_CLK_SRC				59
     71      1.1  jmcneill #define PDM2_CLK_SRC						60
     72      1.1  jmcneill #define TSIF_REF_CLK_SRC					61
     73      1.1  jmcneill #define CE1_CLK_SRC						62
     74      1.1  jmcneill #define GCC_SLEEP_CLK_SRC					63
     75      1.1  jmcneill #define BIMC_CLK_SRC						64
     76      1.1  jmcneill #define HMSS_AHB_CLK_SRC					65
     77      1.1  jmcneill #define BIMC_HMSS_AXI_CLK_SRC					66
     78      1.1  jmcneill #define HMSS_RBCPR_CLK_SRC					67
     79      1.1  jmcneill #define HMSS_GPLL0_CLK_SRC					68
     80      1.1  jmcneill #define GP1_CLK_SRC						69
     81      1.1  jmcneill #define GP2_CLK_SRC						70
     82      1.1  jmcneill #define GP3_CLK_SRC						71
     83      1.1  jmcneill #define PCIE_AUX_CLK_SRC					72
     84      1.1  jmcneill #define UFS_AXI_CLK_SRC						73
     85      1.1  jmcneill #define UFS_ICE_CORE_CLK_SRC					74
     86      1.1  jmcneill #define QSPI_SER_CLK_SRC					75
     87      1.1  jmcneill #define GCC_SYS_NOC_AXI_CLK					76
     88      1.1  jmcneill #define GCC_SYS_NOC_HMSS_AHB_CLK				77
     89      1.1  jmcneill #define GCC_SNOC_CNOC_AHB_CLK					78
     90      1.1  jmcneill #define GCC_SNOC_PNOC_AHB_CLK					79
     91      1.1  jmcneill #define GCC_SYS_NOC_AT_CLK					80
     92      1.1  jmcneill #define GCC_SYS_NOC_USB3_AXI_CLK				81
     93      1.1  jmcneill #define GCC_SYS_NOC_UFS_AXI_CLK					82
     94      1.1  jmcneill #define GCC_CFG_NOC_AHB_CLK					83
     95      1.1  jmcneill #define GCC_PERIPH_NOC_AHB_CLK					84
     96      1.1  jmcneill #define GCC_PERIPH_NOC_USB20_AHB_CLK				85
     97      1.1  jmcneill #define GCC_TIC_CLK						86
     98      1.1  jmcneill #define GCC_IMEM_AXI_CLK					87
     99      1.1  jmcneill #define GCC_MMSS_SYS_NOC_AXI_CLK				88
    100      1.1  jmcneill #define GCC_MMSS_NOC_CFG_AHB_CLK				89
    101      1.1  jmcneill #define GCC_MMSS_BIMC_GFX_CLK					90
    102      1.1  jmcneill #define GCC_USB30_MASTER_CLK					91
    103      1.1  jmcneill #define GCC_USB30_SLEEP_CLK					92
    104      1.1  jmcneill #define GCC_USB30_MOCK_UTMI_CLK					93
    105      1.1  jmcneill #define GCC_USB3_PHY_AUX_CLK					94
    106      1.1  jmcneill #define GCC_USB3_PHY_PIPE_CLK					95
    107      1.1  jmcneill #define GCC_USB20_MASTER_CLK					96
    108      1.1  jmcneill #define GCC_USB20_SLEEP_CLK					97
    109      1.1  jmcneill #define GCC_USB20_MOCK_UTMI_CLK					98
    110      1.1  jmcneill #define GCC_USB_PHY_CFG_AHB2PHY_CLK				99
    111      1.1  jmcneill #define GCC_SDCC1_APPS_CLK					100
    112      1.1  jmcneill #define GCC_SDCC1_AHB_CLK					101
    113      1.1  jmcneill #define GCC_SDCC1_ICE_CORE_CLK					102
    114      1.1  jmcneill #define GCC_SDCC2_APPS_CLK					103
    115      1.1  jmcneill #define GCC_SDCC2_AHB_CLK					104
    116      1.1  jmcneill #define GCC_SDCC3_APPS_CLK					105
    117      1.1  jmcneill #define GCC_SDCC3_AHB_CLK					106
    118      1.1  jmcneill #define GCC_SDCC4_APPS_CLK					107
    119      1.1  jmcneill #define GCC_SDCC4_AHB_CLK					108
    120      1.1  jmcneill #define GCC_BLSP1_AHB_CLK					109
    121      1.1  jmcneill #define GCC_BLSP1_SLEEP_CLK					110
    122      1.1  jmcneill #define GCC_BLSP1_QUP1_SPI_APPS_CLK				111
    123      1.1  jmcneill #define GCC_BLSP1_QUP1_I2C_APPS_CLK				112
    124      1.1  jmcneill #define GCC_BLSP1_UART1_APPS_CLK				113
    125      1.1  jmcneill #define GCC_BLSP1_QUP2_SPI_APPS_CLK				114
    126      1.1  jmcneill #define GCC_BLSP1_QUP2_I2C_APPS_CLK				115
    127      1.1  jmcneill #define GCC_BLSP1_UART2_APPS_CLK				116
    128      1.1  jmcneill #define GCC_BLSP1_QUP3_SPI_APPS_CLK				117
    129      1.1  jmcneill #define GCC_BLSP1_QUP3_I2C_APPS_CLK				118
    130      1.1  jmcneill #define GCC_BLSP1_UART3_APPS_CLK				119
    131      1.1  jmcneill #define GCC_BLSP1_QUP4_SPI_APPS_CLK				120
    132      1.1  jmcneill #define GCC_BLSP1_QUP4_I2C_APPS_CLK				121
    133      1.1  jmcneill #define GCC_BLSP1_UART4_APPS_CLK				122
    134      1.1  jmcneill #define GCC_BLSP1_QUP5_SPI_APPS_CLK				123
    135      1.1  jmcneill #define GCC_BLSP1_QUP5_I2C_APPS_CLK				124
    136      1.1  jmcneill #define GCC_BLSP1_UART5_APPS_CLK				125
    137      1.1  jmcneill #define GCC_BLSP1_QUP6_SPI_APPS_CLK				126
    138      1.1  jmcneill #define GCC_BLSP1_QUP6_I2C_APPS_CLK				127
    139      1.1  jmcneill #define GCC_BLSP1_UART6_APPS_CLK				128
    140      1.1  jmcneill #define GCC_BLSP2_AHB_CLK					129
    141      1.1  jmcneill #define GCC_BLSP2_SLEEP_CLK					130
    142      1.1  jmcneill #define GCC_BLSP2_QUP1_SPI_APPS_CLK				131
    143      1.1  jmcneill #define GCC_BLSP2_QUP1_I2C_APPS_CLK				132
    144      1.1  jmcneill #define GCC_BLSP2_UART1_APPS_CLK				133
    145      1.1  jmcneill #define GCC_BLSP2_QUP2_SPI_APPS_CLK				134
    146      1.1  jmcneill #define GCC_BLSP2_QUP2_I2C_APPS_CLK				135
    147      1.1  jmcneill #define GCC_BLSP2_UART2_APPS_CLK				136
    148      1.1  jmcneill #define GCC_BLSP2_QUP3_SPI_APPS_CLK				137
    149      1.1  jmcneill #define GCC_BLSP2_QUP3_I2C_APPS_CLK				138
    150      1.1  jmcneill #define GCC_BLSP2_UART3_APPS_CLK				139
    151      1.1  jmcneill #define GCC_BLSP2_QUP4_SPI_APPS_CLK				140
    152      1.1  jmcneill #define GCC_BLSP2_QUP4_I2C_APPS_CLK				141
    153      1.1  jmcneill #define GCC_BLSP2_UART4_APPS_CLK				142
    154      1.1  jmcneill #define GCC_BLSP2_QUP5_SPI_APPS_CLK				143
    155      1.1  jmcneill #define GCC_BLSP2_QUP5_I2C_APPS_CLK				144
    156      1.1  jmcneill #define GCC_BLSP2_UART5_APPS_CLK				145
    157      1.1  jmcneill #define GCC_BLSP2_QUP6_SPI_APPS_CLK				146
    158      1.1  jmcneill #define GCC_BLSP2_QUP6_I2C_APPS_CLK				147
    159      1.1  jmcneill #define GCC_BLSP2_UART6_APPS_CLK				148
    160      1.1  jmcneill #define GCC_PDM_AHB_CLK						149
    161      1.1  jmcneill #define GCC_PDM_XO4_CLK						150
    162      1.1  jmcneill #define GCC_PDM2_CLK						151
    163      1.1  jmcneill #define GCC_PRNG_AHB_CLK					152
    164      1.1  jmcneill #define GCC_TSIF_AHB_CLK					153
    165      1.1  jmcneill #define GCC_TSIF_REF_CLK					154
    166      1.1  jmcneill #define GCC_TSIF_INACTIVITY_TIMERS_CLK				155
    167      1.1  jmcneill #define GCC_TCSR_AHB_CLK					156
    168      1.1  jmcneill #define GCC_BOOT_ROM_AHB_CLK					157
    169      1.1  jmcneill #define GCC_MSG_RAM_AHB_CLK					158
    170      1.1  jmcneill #define GCC_TLMM_AHB_CLK					159
    171      1.1  jmcneill #define GCC_TLMM_CLK						160
    172      1.1  jmcneill #define GCC_MPM_AHB_CLK						161
    173      1.1  jmcneill #define GCC_SPMI_SER_CLK					162
    174      1.1  jmcneill #define GCC_SPMI_CNOC_AHB_CLK					163
    175      1.1  jmcneill #define GCC_CE1_CLK						164
    176      1.1  jmcneill #define GCC_CE1_AXI_CLK						165
    177      1.1  jmcneill #define GCC_CE1_AHB_CLK						166
    178      1.1  jmcneill #define GCC_BIMC_HMSS_AXI_CLK					167
    179      1.1  jmcneill #define GCC_BIMC_GFX_CLK					168
    180      1.1  jmcneill #define GCC_HMSS_AHB_CLK					169
    181      1.1  jmcneill #define GCC_HMSS_SLV_AXI_CLK					170
    182      1.1  jmcneill #define GCC_HMSS_MSTR_AXI_CLK					171
    183      1.1  jmcneill #define GCC_HMSS_RBCPR_CLK					172
    184      1.1  jmcneill #define GCC_GP1_CLK						173
    185      1.1  jmcneill #define GCC_GP2_CLK						174
    186      1.1  jmcneill #define GCC_GP3_CLK						175
    187      1.1  jmcneill #define GCC_PCIE_0_SLV_AXI_CLK					176
    188      1.1  jmcneill #define GCC_PCIE_0_MSTR_AXI_CLK					177
    189      1.1  jmcneill #define GCC_PCIE_0_CFG_AHB_CLK					178
    190      1.1  jmcneill #define GCC_PCIE_0_AUX_CLK					179
    191      1.1  jmcneill #define GCC_PCIE_0_PIPE_CLK					180
    192      1.1  jmcneill #define GCC_PCIE_1_SLV_AXI_CLK					181
    193      1.1  jmcneill #define GCC_PCIE_1_MSTR_AXI_CLK					182
    194      1.1  jmcneill #define GCC_PCIE_1_CFG_AHB_CLK					183
    195      1.1  jmcneill #define GCC_PCIE_1_AUX_CLK					184
    196      1.1  jmcneill #define GCC_PCIE_1_PIPE_CLK					185
    197      1.1  jmcneill #define GCC_PCIE_2_SLV_AXI_CLK					186
    198      1.1  jmcneill #define GCC_PCIE_2_MSTR_AXI_CLK					187
    199      1.1  jmcneill #define GCC_PCIE_2_CFG_AHB_CLK					188
    200      1.1  jmcneill #define GCC_PCIE_2_AUX_CLK					189
    201      1.1  jmcneill #define GCC_PCIE_2_PIPE_CLK					190
    202      1.1  jmcneill #define GCC_PCIE_PHY_CFG_AHB_CLK				191
    203      1.1  jmcneill #define GCC_PCIE_PHY_AUX_CLK					192
    204      1.1  jmcneill #define GCC_UFS_AXI_CLK						193
    205      1.1  jmcneill #define GCC_UFS_AHB_CLK						194
    206      1.1  jmcneill #define GCC_UFS_TX_CFG_CLK					195
    207      1.1  jmcneill #define GCC_UFS_RX_CFG_CLK					196
    208      1.1  jmcneill #define GCC_UFS_TX_SYMBOL_0_CLK					197
    209      1.1  jmcneill #define GCC_UFS_RX_SYMBOL_0_CLK					198
    210      1.1  jmcneill #define GCC_UFS_RX_SYMBOL_1_CLK					199
    211      1.1  jmcneill #define GCC_UFS_UNIPRO_CORE_CLK					200
    212      1.1  jmcneill #define GCC_UFS_ICE_CORE_CLK					201
    213      1.1  jmcneill #define GCC_UFS_SYS_CLK_CORE_CLK				202
    214      1.1  jmcneill #define GCC_UFS_TX_SYMBOL_CLK_CORE_CLK				203
    215      1.1  jmcneill #define GCC_AGGRE0_SNOC_AXI_CLK					204
    216      1.1  jmcneill #define GCC_AGGRE0_CNOC_AHB_CLK					205
    217      1.1  jmcneill #define GCC_SMMU_AGGRE0_AXI_CLK					206
    218      1.1  jmcneill #define GCC_SMMU_AGGRE0_AHB_CLK					207
    219      1.1  jmcneill #define GCC_AGGRE1_PNOC_AHB_CLK					208
    220      1.1  jmcneill #define GCC_AGGRE2_UFS_AXI_CLK					209
    221      1.1  jmcneill #define GCC_AGGRE2_USB3_AXI_CLK					210
    222      1.1  jmcneill #define GCC_QSPI_AHB_CLK					211
    223      1.1  jmcneill #define GCC_QSPI_SER_CLK					212
    224      1.1  jmcneill #define GCC_USB3_CLKREF_CLK					213
    225      1.1  jmcneill #define GCC_HDMI_CLKREF_CLK					214
    226      1.1  jmcneill #define GCC_UFS_CLKREF_CLK					215
    227      1.1  jmcneill #define GCC_PCIE_CLKREF_CLK					216
    228      1.1  jmcneill #define GCC_RX2_USB2_CLKREF_CLK					217
    229      1.1  jmcneill #define GCC_RX1_USB2_CLKREF_CLK					218
    230  1.1.1.2  jmcneill #define GCC_HLOS1_VOTE_LPASS_CORE_SMMU_CLK			219
    231  1.1.1.2  jmcneill #define GCC_HLOS1_VOTE_LPASS_ADSP_SMMU_CLK			220
    232  1.1.1.3  jmcneill #define GCC_EDP_CLKREF_CLK					221
    233  1.1.1.3  jmcneill #define GCC_MSS_CFG_AHB_CLK					222
    234  1.1.1.3  jmcneill #define GCC_MSS_Q6_BIMC_AXI_CLK					223
    235  1.1.1.3  jmcneill #define GCC_MSS_SNOC_AXI_CLK					224
    236  1.1.1.3  jmcneill #define GCC_MSS_MNOC_BIMC_AXI_CLK				225
    237  1.1.1.3  jmcneill #define GCC_DCC_AHB_CLK						226
    238  1.1.1.3  jmcneill #define GCC_AGGRE0_NOC_MPU_CFG_AHB_CLK				227
    239  1.1.1.3  jmcneill #define GCC_MMSS_GPLL0_DIV_CLK					228
    240  1.1.1.3  jmcneill #define GCC_MSS_GPLL0_DIV_CLK					229
    241      1.1  jmcneill 
    242      1.1  jmcneill #define GCC_SYSTEM_NOC_BCR					0
    243      1.1  jmcneill #define GCC_CONFIG_NOC_BCR					1
    244      1.1  jmcneill #define GCC_PERIPH_NOC_BCR					2
    245      1.1  jmcneill #define GCC_IMEM_BCR						3
    246      1.1  jmcneill #define GCC_MMSS_BCR						4
    247      1.1  jmcneill #define GCC_PIMEM_BCR						5
    248      1.1  jmcneill #define GCC_QDSS_BCR						6
    249      1.1  jmcneill #define GCC_USB_30_BCR						7
    250      1.1  jmcneill #define GCC_USB_20_BCR						8
    251      1.1  jmcneill #define GCC_QUSB2PHY_PRIM_BCR					9
    252      1.1  jmcneill #define GCC_QUSB2PHY_SEC_BCR					10
    253      1.1  jmcneill #define GCC_USB_PHY_CFG_AHB2PHY_BCR				11
    254      1.1  jmcneill #define GCC_SDCC1_BCR						12
    255      1.1  jmcneill #define GCC_SDCC2_BCR						13
    256      1.1  jmcneill #define GCC_SDCC3_BCR						14
    257      1.1  jmcneill #define GCC_SDCC4_BCR						15
    258      1.1  jmcneill #define GCC_BLSP1_BCR						16
    259      1.1  jmcneill #define GCC_BLSP1_QUP1_BCR					17
    260      1.1  jmcneill #define GCC_BLSP1_UART1_BCR					18
    261      1.1  jmcneill #define GCC_BLSP1_QUP2_BCR					19
    262      1.1  jmcneill #define GCC_BLSP1_UART2_BCR					20
    263      1.1  jmcneill #define GCC_BLSP1_QUP3_BCR					21
    264      1.1  jmcneill #define GCC_BLSP1_UART3_BCR					22
    265      1.1  jmcneill #define GCC_BLSP1_QUP4_BCR					23
    266      1.1  jmcneill #define GCC_BLSP1_UART4_BCR					24
    267      1.1  jmcneill #define GCC_BLSP1_QUP5_BCR					25
    268      1.1  jmcneill #define GCC_BLSP1_UART5_BCR					26
    269      1.1  jmcneill #define GCC_BLSP1_QUP6_BCR					27
    270      1.1  jmcneill #define GCC_BLSP1_UART6_BCR					28
    271      1.1  jmcneill #define GCC_BLSP2_BCR						29
    272      1.1  jmcneill #define GCC_BLSP2_QUP1_BCR					30
    273      1.1  jmcneill #define GCC_BLSP2_UART1_BCR					31
    274      1.1  jmcneill #define GCC_BLSP2_QUP2_BCR					32
    275      1.1  jmcneill #define GCC_BLSP2_UART2_BCR					33
    276      1.1  jmcneill #define GCC_BLSP2_QUP3_BCR					34
    277      1.1  jmcneill #define GCC_BLSP2_UART3_BCR					35
    278      1.1  jmcneill #define GCC_BLSP2_QUP4_BCR					36
    279      1.1  jmcneill #define GCC_BLSP2_UART4_BCR					37
    280      1.1  jmcneill #define GCC_BLSP2_QUP5_BCR					38
    281      1.1  jmcneill #define GCC_BLSP2_UART5_BCR					39
    282      1.1  jmcneill #define GCC_BLSP2_QUP6_BCR					40
    283      1.1  jmcneill #define GCC_BLSP2_UART6_BCR					41
    284      1.1  jmcneill #define GCC_PDM_BCR						42
    285      1.1  jmcneill #define GCC_PRNG_BCR						43
    286      1.1  jmcneill #define GCC_TSIF_BCR						44
    287      1.1  jmcneill #define GCC_TCSR_BCR						45
    288      1.1  jmcneill #define GCC_BOOT_ROM_BCR					46
    289      1.1  jmcneill #define GCC_MSG_RAM_BCR						47
    290      1.1  jmcneill #define GCC_TLMM_BCR						48
    291      1.1  jmcneill #define GCC_MPM_BCR						49
    292      1.1  jmcneill #define GCC_SEC_CTRL_BCR					50
    293      1.1  jmcneill #define GCC_SPMI_BCR						51
    294      1.1  jmcneill #define GCC_SPDM_BCR						52
    295      1.1  jmcneill #define GCC_CE1_BCR						53
    296      1.1  jmcneill #define GCC_BIMC_BCR						54
    297      1.1  jmcneill #define GCC_SNOC_BUS_TIMEOUT0_BCR				55
    298      1.1  jmcneill #define GCC_SNOC_BUS_TIMEOUT2_BCR				56
    299      1.1  jmcneill #define GCC_SNOC_BUS_TIMEOUT1_BCR				57
    300      1.1  jmcneill #define GCC_SNOC_BUS_TIMEOUT3_BCR				58
    301      1.1  jmcneill #define GCC_SNOC_BUS_TIMEOUT_EXTREF_BCR				59
    302      1.1  jmcneill #define GCC_PNOC_BUS_TIMEOUT0_BCR				60
    303      1.1  jmcneill #define GCC_PNOC_BUS_TIMEOUT1_BCR				61
    304      1.1  jmcneill #define GCC_PNOC_BUS_TIMEOUT2_BCR				62
    305      1.1  jmcneill #define GCC_PNOC_BUS_TIMEOUT3_BCR				63
    306      1.1  jmcneill #define GCC_PNOC_BUS_TIMEOUT4_BCR				64
    307      1.1  jmcneill #define GCC_CNOC_BUS_TIMEOUT0_BCR				65
    308      1.1  jmcneill #define GCC_CNOC_BUS_TIMEOUT1_BCR				66
    309      1.1  jmcneill #define GCC_CNOC_BUS_TIMEOUT2_BCR				67
    310      1.1  jmcneill #define GCC_CNOC_BUS_TIMEOUT3_BCR				68
    311      1.1  jmcneill #define GCC_CNOC_BUS_TIMEOUT4_BCR				69
    312      1.1  jmcneill #define GCC_CNOC_BUS_TIMEOUT5_BCR				70
    313      1.1  jmcneill #define GCC_CNOC_BUS_TIMEOUT6_BCR				71
    314      1.1  jmcneill #define GCC_CNOC_BUS_TIMEOUT7_BCR				72
    315      1.1  jmcneill #define GCC_CNOC_BUS_TIMEOUT8_BCR				73
    316      1.1  jmcneill #define GCC_CNOC_BUS_TIMEOUT9_BCR				74
    317      1.1  jmcneill #define GCC_CNOC_BUS_TIMEOUT_EXTREF_BCR				75
    318      1.1  jmcneill #define GCC_APB2JTAG_BCR					76
    319      1.1  jmcneill #define GCC_RBCPR_CX_BCR					77
    320      1.1  jmcneill #define GCC_RBCPR_MX_BCR					78
    321      1.1  jmcneill #define GCC_PCIE_0_BCR						79
    322      1.1  jmcneill #define GCC_PCIE_0_PHY_BCR					80
    323      1.1  jmcneill #define GCC_PCIE_1_BCR						81
    324      1.1  jmcneill #define GCC_PCIE_1_PHY_BCR					82
    325      1.1  jmcneill #define GCC_PCIE_2_BCR						83
    326      1.1  jmcneill #define GCC_PCIE_2_PHY_BCR					84
    327      1.1  jmcneill #define GCC_PCIE_PHY_BCR					85
    328      1.1  jmcneill #define GCC_DCD_BCR						86
    329      1.1  jmcneill #define GCC_OBT_ODT_BCR						87
    330      1.1  jmcneill #define GCC_UFS_BCR						88
    331      1.1  jmcneill #define GCC_SSC_BCR						89
    332      1.1  jmcneill #define GCC_VS_BCR						90
    333      1.1  jmcneill #define GCC_AGGRE0_NOC_BCR					91
    334      1.1  jmcneill #define GCC_AGGRE1_NOC_BCR					92
    335      1.1  jmcneill #define GCC_AGGRE2_NOC_BCR					93
    336      1.1  jmcneill #define GCC_DCC_BCR						94
    337      1.1  jmcneill #define GCC_IPA_BCR						95
    338      1.1  jmcneill #define GCC_QSPI_BCR						96
    339      1.1  jmcneill #define GCC_SKL_BCR						97
    340      1.1  jmcneill #define GCC_MSMPU_BCR						98
    341      1.1  jmcneill #define GCC_MSS_Q6_BCR						99
    342      1.1  jmcneill #define GCC_QREFS_VBG_CAL_BCR					100
    343      1.1  jmcneill #define GCC_PCIE_PHY_COM_BCR					101
    344      1.1  jmcneill #define GCC_PCIE_PHY_COM_NOCSR_BCR				102
    345      1.1  jmcneill #define GCC_USB3_PHY_BCR					103
    346      1.1  jmcneill #define GCC_USB3PHY_PHY_BCR					104
    347      1.1  jmcneill #define GCC_MSS_RESTART						105
    348      1.1  jmcneill 
    349      1.1  jmcneill 
    350      1.1  jmcneill /* Indexes for GDSCs */
    351      1.1  jmcneill #define AGGRE0_NOC_GDSC			0
    352      1.1  jmcneill #define HLOS1_VOTE_AGGRE0_NOC_GDSC	1
    353      1.1  jmcneill #define HLOS1_VOTE_LPASS_ADSP_GDSC	2
    354      1.1  jmcneill #define HLOS1_VOTE_LPASS_CORE_GDSC	3
    355      1.1  jmcneill #define USB30_GDSC			4
    356      1.1  jmcneill #define PCIE0_GDSC			5
    357      1.1  jmcneill #define PCIE1_GDSC			6
    358      1.1  jmcneill #define PCIE2_GDSC			7
    359      1.1  jmcneill #define UFS_GDSC			8
    360      1.1  jmcneill 
    361      1.1  jmcneill #endif
    362