11.1Sskrll/*	$NetBSD: qcom,gcc-qcm2290.h,v 1.1.1.1 2026/01/18 05:21:35 skrll Exp $	*/
21.1Sskrll
31.1Sskrll/* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */
41.1Sskrll/*
51.1Sskrll * Copyright (c) 2019-2020, The Linux Foundation. All rights reserved.
61.1Sskrll */
71.1Sskrll
81.1Sskrll#ifndef _DT_BINDINGS_CLK_QCOM_GCC_QCM2290_H
91.1Sskrll#define _DT_BINDINGS_CLK_QCOM_GCC_QCM2290_H
101.1Sskrll
111.1Sskrll/* GCC clocks */
121.1Sskrll#define GPLL0						0
131.1Sskrll#define GPLL0_OUT_AUX2					1
141.1Sskrll#define GPLL1						2
151.1Sskrll#define GPLL10						3
161.1Sskrll#define GPLL11						4
171.1Sskrll#define GPLL3						5
181.1Sskrll#define GPLL3_OUT_MAIN					6
191.1Sskrll#define GPLL4						7
201.1Sskrll#define GPLL5						8
211.1Sskrll#define GPLL6						9
221.1Sskrll#define GPLL6_OUT_MAIN					10
231.1Sskrll#define GPLL7						11
241.1Sskrll#define GPLL8						12
251.1Sskrll#define GPLL8_OUT_MAIN					13
261.1Sskrll#define GPLL9						14
271.1Sskrll#define GPLL9_OUT_MAIN					15
281.1Sskrll#define GCC_AHB2PHY_CSI_CLK				16
291.1Sskrll#define GCC_AHB2PHY_USB_CLK				17
301.1Sskrll#define GCC_APC_VS_CLK					18
311.1Sskrll#define GCC_BIMC_GPU_AXI_CLK				19
321.1Sskrll#define GCC_BOOT_ROM_AHB_CLK				20
331.1Sskrll#define GCC_CAM_THROTTLE_NRT_CLK			21
341.1Sskrll#define GCC_CAM_THROTTLE_RT_CLK				22
351.1Sskrll#define GCC_CAMERA_AHB_CLK				23
361.1Sskrll#define GCC_CAMERA_XO_CLK				24
371.1Sskrll#define GCC_CAMSS_AXI_CLK				25
381.1Sskrll#define GCC_CAMSS_AXI_CLK_SRC				26
391.1Sskrll#define GCC_CAMSS_CAMNOC_ATB_CLK			27
401.1Sskrll#define GCC_CAMSS_CAMNOC_NTS_XO_CLK			28
411.1Sskrll#define GCC_CAMSS_CCI_0_CLK				29
421.1Sskrll#define GCC_CAMSS_CCI_CLK_SRC				30
431.1Sskrll#define GCC_CAMSS_CPHY_0_CLK				31
441.1Sskrll#define GCC_CAMSS_CPHY_1_CLK				32
451.1Sskrll#define GCC_CAMSS_CSI0PHYTIMER_CLK			33
461.1Sskrll#define GCC_CAMSS_CSI0PHYTIMER_CLK_SRC			34
471.1Sskrll#define GCC_CAMSS_CSI1PHYTIMER_CLK			35
481.1Sskrll#define GCC_CAMSS_CSI1PHYTIMER_CLK_SRC			36
491.1Sskrll#define GCC_CAMSS_MCLK0_CLK				37
501.1Sskrll#define GCC_CAMSS_MCLK0_CLK_SRC				38
511.1Sskrll#define GCC_CAMSS_MCLK1_CLK				39
521.1Sskrll#define GCC_CAMSS_MCLK1_CLK_SRC				40
531.1Sskrll#define GCC_CAMSS_MCLK2_CLK				41
541.1Sskrll#define GCC_CAMSS_MCLK2_CLK_SRC				42
551.1Sskrll#define GCC_CAMSS_MCLK3_CLK				43
561.1Sskrll#define GCC_CAMSS_MCLK3_CLK_SRC				44
571.1Sskrll#define GCC_CAMSS_NRT_AXI_CLK				45
581.1Sskrll#define GCC_CAMSS_OPE_AHB_CLK				46
591.1Sskrll#define GCC_CAMSS_OPE_AHB_CLK_SRC			47
601.1Sskrll#define GCC_CAMSS_OPE_CLK				48
611.1Sskrll#define GCC_CAMSS_OPE_CLK_SRC				49
621.1Sskrll#define GCC_CAMSS_RT_AXI_CLK				50
631.1Sskrll#define GCC_CAMSS_TFE_0_CLK				51
641.1Sskrll#define GCC_CAMSS_TFE_0_CLK_SRC				52
651.1Sskrll#define GCC_CAMSS_TFE_0_CPHY_RX_CLK			53
661.1Sskrll#define GCC_CAMSS_TFE_0_CSID_CLK			54
671.1Sskrll#define GCC_CAMSS_TFE_0_CSID_CLK_SRC			55
681.1Sskrll#define GCC_CAMSS_TFE_1_CLK				56
691.1Sskrll#define GCC_CAMSS_TFE_1_CLK_SRC				57
701.1Sskrll#define GCC_CAMSS_TFE_1_CPHY_RX_CLK			58
711.1Sskrll#define GCC_CAMSS_TFE_1_CSID_CLK			59
721.1Sskrll#define GCC_CAMSS_TFE_1_CSID_CLK_SRC			60
731.1Sskrll#define GCC_CAMSS_TFE_CPHY_RX_CLK_SRC			61
741.1Sskrll#define GCC_CAMSS_TOP_AHB_CLK				62
751.1Sskrll#define GCC_CAMSS_TOP_AHB_CLK_SRC			63
761.1Sskrll#define GCC_CFG_NOC_USB3_PRIM_AXI_CLK			64
771.1Sskrll#define GCC_CPUSS_AHB_CLK				65
781.1Sskrll#define GCC_CPUSS_AHB_CLK_SRC				66
791.1Sskrll#define GCC_CPUSS_AHB_POSTDIV_CLK_SRC			67
801.1Sskrll#define GCC_CPUSS_GNOC_CLK				68
811.1Sskrll#define GCC_CPUSS_THROTTLE_CORE_CLK			69
821.1Sskrll#define GCC_CPUSS_THROTTLE_XO_CLK			70
831.1Sskrll#define GCC_DISP_AHB_CLK				71
841.1Sskrll#define GCC_DISP_GPLL0_CLK_SRC				72
851.1Sskrll#define GCC_DISP_GPLL0_DIV_CLK_SRC			73
861.1Sskrll#define GCC_DISP_HF_AXI_CLK				74
871.1Sskrll#define GCC_DISP_THROTTLE_CORE_CLK			75
881.1Sskrll#define GCC_DISP_XO_CLK					76
891.1Sskrll#define GCC_GP1_CLK					77
901.1Sskrll#define GCC_GP1_CLK_SRC					78
911.1Sskrll#define GCC_GP2_CLK					79
921.1Sskrll#define GCC_GP2_CLK_SRC					80
931.1Sskrll#define GCC_GP3_CLK					81
941.1Sskrll#define GCC_GP3_CLK_SRC					82
951.1Sskrll#define GCC_GPU_CFG_AHB_CLK				83
961.1Sskrll#define GCC_GPU_GPLL0_CLK_SRC				84
971.1Sskrll#define GCC_GPU_GPLL0_DIV_CLK_SRC			85
981.1Sskrll#define GCC_GPU_IREF_CLK				86
991.1Sskrll#define GCC_GPU_MEMNOC_GFX_CLK				87
1001.1Sskrll#define GCC_GPU_SNOC_DVM_GFX_CLK			88
1011.1Sskrll#define GCC_GPU_THROTTLE_CORE_CLK			89
1021.1Sskrll#define GCC_GPU_THROTTLE_XO_CLK				90
1031.1Sskrll#define GCC_PDM2_CLK					91
1041.1Sskrll#define GCC_PDM2_CLK_SRC				92
1051.1Sskrll#define GCC_PDM_AHB_CLK					93
1061.1Sskrll#define GCC_PDM_XO4_CLK					94
1071.1Sskrll#define GCC_PWM0_XO512_CLK				95
1081.1Sskrll#define GCC_QMIP_CAMERA_NRT_AHB_CLK			96
1091.1Sskrll#define GCC_QMIP_CAMERA_RT_AHB_CLK			97
1101.1Sskrll#define GCC_QMIP_CPUSS_CFG_AHB_CLK			98
1111.1Sskrll#define GCC_QMIP_DISP_AHB_CLK				99
1121.1Sskrll#define GCC_QMIP_GPU_CFG_AHB_CLK			100
1131.1Sskrll#define GCC_QMIP_VIDEO_VCODEC_AHB_CLK			101
1141.1Sskrll#define GCC_QUPV3_WRAP0_CORE_2X_CLK			102
1151.1Sskrll#define GCC_QUPV3_WRAP0_CORE_CLK			103
1161.1Sskrll#define GCC_QUPV3_WRAP0_S0_CLK				104
1171.1Sskrll#define GCC_QUPV3_WRAP0_S0_CLK_SRC			105
1181.1Sskrll#define GCC_QUPV3_WRAP0_S1_CLK				106
1191.1Sskrll#define GCC_QUPV3_WRAP0_S1_CLK_SRC			107
1201.1Sskrll#define GCC_QUPV3_WRAP0_S2_CLK				108
1211.1Sskrll#define GCC_QUPV3_WRAP0_S2_CLK_SRC			109
1221.1Sskrll#define GCC_QUPV3_WRAP0_S3_CLK				110
1231.1Sskrll#define GCC_QUPV3_WRAP0_S3_CLK_SRC			111
1241.1Sskrll#define GCC_QUPV3_WRAP0_S4_CLK				112
1251.1Sskrll#define GCC_QUPV3_WRAP0_S4_CLK_SRC			113
1261.1Sskrll#define GCC_QUPV3_WRAP0_S5_CLK				114
1271.1Sskrll#define GCC_QUPV3_WRAP0_S5_CLK_SRC			115
1281.1Sskrll#define GCC_QUPV3_WRAP_0_M_AHB_CLK			116
1291.1Sskrll#define GCC_QUPV3_WRAP_0_S_AHB_CLK			117
1301.1Sskrll#define GCC_SDCC1_AHB_CLK				118
1311.1Sskrll#define GCC_SDCC1_APPS_CLK				119
1321.1Sskrll#define GCC_SDCC1_APPS_CLK_SRC				120
1331.1Sskrll#define GCC_SDCC1_ICE_CORE_CLK				121
1341.1Sskrll#define GCC_SDCC1_ICE_CORE_CLK_SRC			122
1351.1Sskrll#define GCC_SDCC2_AHB_CLK				123
1361.1Sskrll#define GCC_SDCC2_APPS_CLK				124
1371.1Sskrll#define GCC_SDCC2_APPS_CLK_SRC				125
1381.1Sskrll#define GCC_SYS_NOC_CPUSS_AHB_CLK			126
1391.1Sskrll#define GCC_SYS_NOC_USB3_PRIM_AXI_CLK			127
1401.1Sskrll#define GCC_USB30_PRIM_MASTER_CLK			128
1411.1Sskrll#define GCC_USB30_PRIM_MASTER_CLK_SRC			129
1421.1Sskrll#define GCC_USB30_PRIM_MOCK_UTMI_CLK			130
1431.1Sskrll#define GCC_USB30_PRIM_MOCK_UTMI_CLK_SRC		131
1441.1Sskrll#define GCC_USB30_PRIM_MOCK_UTMI_POSTDIV		132
1451.1Sskrll#define GCC_USB30_PRIM_SLEEP_CLK			133
1461.1Sskrll#define GCC_USB3_PRIM_CLKREF_CLK			134
1471.1Sskrll#define GCC_USB3_PRIM_PHY_AUX_CLK_SRC			135
1481.1Sskrll#define GCC_USB3_PRIM_PHY_COM_AUX_CLK			136
1491.1Sskrll#define GCC_USB3_PRIM_PHY_PIPE_CLK			137
1501.1Sskrll#define GCC_VCODEC0_AXI_CLK				138
1511.1Sskrll#define GCC_VENUS_AHB_CLK				139
1521.1Sskrll#define GCC_VENUS_CTL_AXI_CLK				140
1531.1Sskrll#define GCC_VIDEO_AHB_CLK				141
1541.1Sskrll#define GCC_VIDEO_AXI0_CLK				142
1551.1Sskrll#define GCC_VIDEO_THROTTLE_CORE_CLK			143
1561.1Sskrll#define GCC_VIDEO_VCODEC0_SYS_CLK			144
1571.1Sskrll#define GCC_VIDEO_VENUS_CLK_SRC				145
1581.1Sskrll#define GCC_VIDEO_VENUS_CTL_CLK				146
1591.1Sskrll#define GCC_VIDEO_XO_CLK				147
1601.1Sskrll
1611.1Sskrll/* GCC resets */
1621.1Sskrll#define GCC_CAMSS_OPE_BCR				0
1631.1Sskrll#define GCC_CAMSS_TFE_BCR				1
1641.1Sskrll#define GCC_CAMSS_TOP_BCR				2
1651.1Sskrll#define GCC_GPU_BCR					3
1661.1Sskrll#define GCC_MMSS_BCR					4
1671.1Sskrll#define GCC_PDM_BCR					5
1681.1Sskrll#define GCC_QUPV3_WRAPPER_0_BCR				6
1691.1Sskrll#define GCC_SDCC1_BCR					7
1701.1Sskrll#define GCC_SDCC2_BCR					8
1711.1Sskrll#define GCC_USB30_PRIM_BCR				9
1721.1Sskrll#define GCC_USB_PHY_CFG_AHB2PHY_BCR			10
1731.1Sskrll#define GCC_VCODEC0_BCR					11
1741.1Sskrll#define GCC_VENUS_BCR					12
1751.1Sskrll#define GCC_VIDEO_INTERFACE_BCR				13
1761.1Sskrll#define GCC_QUSB2PHY_PRIM_BCR				14
1771.1Sskrll#define GCC_USB3_PHY_PRIM_SP0_BCR			15
1781.1Sskrll#define GCC_USB3PHY_PHY_PRIM_SP0_BCR			16
1791.1Sskrll
1801.1Sskrll/* Indexes for GDSCs */
1811.1Sskrll#define GCC_CAMSS_TOP_GDSC				0
1821.1Sskrll#define GCC_USB30_PRIM_GDSC				1
1831.1Sskrll#define GCC_VCODEC0_GDSC				2
1841.1Sskrll#define GCC_VENUS_GDSC					3
1851.1Sskrll#define HLOS1_VOTE_TURING_MMU_TBU1_GDSC			4
1861.1Sskrll#define HLOS1_VOTE_TURING_MMU_TBU0_GDSC			5
1871.1Sskrll#define HLOS1_VOTE_MM_SNOC_MMU_TBU_RT_GDSC		6
1881.1Sskrll#define HLOS1_VOTE_MM_SNOC_MMU_TBU_NRT_GDSC		7
1891.1Sskrll
1901.1Sskrll#endif
191