1 1.1 skrll /* $NetBSD: qcom,gcc-sc7180.h,v 1.1.1.2 2021/11/07 16:49:59 jmcneill Exp $ */ 2 1.1 skrll 3 1.1 skrll /* SPDX-License-Identifier: GPL-2.0-only */ 4 1.1 skrll /* 5 1.1.1.2 jmcneill * Copyright (c) 2019-2020, The Linux Foundation. All rights reserved. 6 1.1 skrll */ 7 1.1 skrll 8 1.1 skrll #ifndef _DT_BINDINGS_CLK_QCOM_GCC_SC7180_H 9 1.1 skrll #define _DT_BINDINGS_CLK_QCOM_GCC_SC7180_H 10 1.1 skrll 11 1.1 skrll /* GCC clocks */ 12 1.1 skrll #define GCC_GPLL0_MAIN_DIV_CDIV 0 13 1.1 skrll #define GPLL0 1 14 1.1 skrll #define GPLL0_OUT_EVEN 2 15 1.1 skrll #define GPLL1 3 16 1.1 skrll #define GPLL4 4 17 1.1 skrll #define GPLL6 5 18 1.1 skrll #define GPLL7 6 19 1.1 skrll #define GCC_AGGRE_UFS_PHY_AXI_CLK 7 20 1.1 skrll #define GCC_AGGRE_USB3_PRIM_AXI_CLK 8 21 1.1 skrll #define GCC_BOOT_ROM_AHB_CLK 9 22 1.1 skrll #define GCC_CAMERA_AHB_CLK 10 23 1.1 skrll #define GCC_CAMERA_HF_AXI_CLK 11 24 1.1 skrll #define GCC_CAMERA_THROTTLE_HF_AXI_CLK 12 25 1.1 skrll #define GCC_CAMERA_XO_CLK 13 26 1.1 skrll #define GCC_CE1_AHB_CLK 14 27 1.1 skrll #define GCC_CE1_AXI_CLK 15 28 1.1 skrll #define GCC_CE1_CLK 16 29 1.1 skrll #define GCC_CFG_NOC_USB3_PRIM_AXI_CLK 17 30 1.1 skrll #define GCC_CPUSS_AHB_CLK 18 31 1.1 skrll #define GCC_CPUSS_AHB_CLK_SRC 19 32 1.1 skrll #define GCC_CPUSS_GNOC_CLK 20 33 1.1 skrll #define GCC_CPUSS_RBCPR_CLK 21 34 1.1 skrll #define GCC_DDRSS_GPU_AXI_CLK 22 35 1.1 skrll #define GCC_DISP_AHB_CLK 23 36 1.1 skrll #define GCC_DISP_GPLL0_CLK_SRC 24 37 1.1 skrll #define GCC_DISP_GPLL0_DIV_CLK_SRC 25 38 1.1 skrll #define GCC_DISP_HF_AXI_CLK 26 39 1.1 skrll #define GCC_DISP_THROTTLE_HF_AXI_CLK 27 40 1.1 skrll #define GCC_DISP_XO_CLK 28 41 1.1 skrll #define GCC_GP1_CLK 29 42 1.1 skrll #define GCC_GP1_CLK_SRC 30 43 1.1 skrll #define GCC_GP2_CLK 31 44 1.1 skrll #define GCC_GP2_CLK_SRC 32 45 1.1 skrll #define GCC_GP3_CLK 33 46 1.1 skrll #define GCC_GP3_CLK_SRC 34 47 1.1 skrll #define GCC_GPU_CFG_AHB_CLK 35 48 1.1 skrll #define GCC_GPU_GPLL0_CLK_SRC 36 49 1.1 skrll #define GCC_GPU_GPLL0_DIV_CLK_SRC 37 50 1.1 skrll #define GCC_GPU_MEMNOC_GFX_CLK 38 51 1.1 skrll #define GCC_GPU_SNOC_DVM_GFX_CLK 39 52 1.1 skrll #define GCC_NPU_AXI_CLK 40 53 1.1 skrll #define GCC_NPU_BWMON_AXI_CLK 41 54 1.1 skrll #define GCC_NPU_BWMON_DMA_CFG_AHB_CLK 42 55 1.1 skrll #define GCC_NPU_BWMON_DSP_CFG_AHB_CLK 43 56 1.1 skrll #define GCC_NPU_CFG_AHB_CLK 44 57 1.1 skrll #define GCC_NPU_DMA_CLK 45 58 1.1 skrll #define GCC_NPU_GPLL0_CLK_SRC 46 59 1.1 skrll #define GCC_NPU_GPLL0_DIV_CLK_SRC 47 60 1.1 skrll #define GCC_PDM2_CLK 48 61 1.1 skrll #define GCC_PDM2_CLK_SRC 49 62 1.1 skrll #define GCC_PDM_AHB_CLK 50 63 1.1 skrll #define GCC_PDM_XO4_CLK 51 64 1.1 skrll #define GCC_PRNG_AHB_CLK 52 65 1.1 skrll #define GCC_QSPI_CNOC_PERIPH_AHB_CLK 53 66 1.1 skrll #define GCC_QSPI_CORE_CLK 54 67 1.1 skrll #define GCC_QSPI_CORE_CLK_SRC 55 68 1.1 skrll #define GCC_QUPV3_WRAP0_CORE_2X_CLK 56 69 1.1 skrll #define GCC_QUPV3_WRAP0_CORE_CLK 57 70 1.1 skrll #define GCC_QUPV3_WRAP0_S0_CLK 58 71 1.1 skrll #define GCC_QUPV3_WRAP0_S0_CLK_SRC 59 72 1.1 skrll #define GCC_QUPV3_WRAP0_S1_CLK 60 73 1.1 skrll #define GCC_QUPV3_WRAP0_S1_CLK_SRC 61 74 1.1 skrll #define GCC_QUPV3_WRAP0_S2_CLK 62 75 1.1 skrll #define GCC_QUPV3_WRAP0_S2_CLK_SRC 63 76 1.1 skrll #define GCC_QUPV3_WRAP0_S3_CLK 64 77 1.1 skrll #define GCC_QUPV3_WRAP0_S3_CLK_SRC 65 78 1.1 skrll #define GCC_QUPV3_WRAP0_S4_CLK 66 79 1.1 skrll #define GCC_QUPV3_WRAP0_S4_CLK_SRC 67 80 1.1 skrll #define GCC_QUPV3_WRAP0_S5_CLK 68 81 1.1 skrll #define GCC_QUPV3_WRAP0_S5_CLK_SRC 69 82 1.1 skrll #define GCC_QUPV3_WRAP1_CORE_2X_CLK 70 83 1.1 skrll #define GCC_QUPV3_WRAP1_CORE_CLK 71 84 1.1 skrll #define GCC_QUPV3_WRAP1_S0_CLK 72 85 1.1 skrll #define GCC_QUPV3_WRAP1_S0_CLK_SRC 73 86 1.1 skrll #define GCC_QUPV3_WRAP1_S1_CLK 74 87 1.1 skrll #define GCC_QUPV3_WRAP1_S1_CLK_SRC 75 88 1.1 skrll #define GCC_QUPV3_WRAP1_S2_CLK 76 89 1.1 skrll #define GCC_QUPV3_WRAP1_S2_CLK_SRC 77 90 1.1 skrll #define GCC_QUPV3_WRAP1_S3_CLK 78 91 1.1 skrll #define GCC_QUPV3_WRAP1_S3_CLK_SRC 79 92 1.1 skrll #define GCC_QUPV3_WRAP1_S4_CLK 80 93 1.1 skrll #define GCC_QUPV3_WRAP1_S4_CLK_SRC 81 94 1.1 skrll #define GCC_QUPV3_WRAP1_S5_CLK 82 95 1.1 skrll #define GCC_QUPV3_WRAP1_S5_CLK_SRC 83 96 1.1 skrll #define GCC_QUPV3_WRAP_0_M_AHB_CLK 84 97 1.1 skrll #define GCC_QUPV3_WRAP_0_S_AHB_CLK 85 98 1.1 skrll #define GCC_QUPV3_WRAP_1_M_AHB_CLK 86 99 1.1 skrll #define GCC_QUPV3_WRAP_1_S_AHB_CLK 87 100 1.1 skrll #define GCC_SDCC1_AHB_CLK 88 101 1.1 skrll #define GCC_SDCC1_APPS_CLK 89 102 1.1 skrll #define GCC_SDCC1_APPS_CLK_SRC 90 103 1.1 skrll #define GCC_SDCC1_ICE_CORE_CLK 91 104 1.1 skrll #define GCC_SDCC1_ICE_CORE_CLK_SRC 92 105 1.1 skrll #define GCC_SDCC2_AHB_CLK 93 106 1.1 skrll #define GCC_SDCC2_APPS_CLK 94 107 1.1 skrll #define GCC_SDCC2_APPS_CLK_SRC 95 108 1.1 skrll #define GCC_SYS_NOC_CPUSS_AHB_CLK 96 109 1.1 skrll #define GCC_UFS_MEM_CLKREF_CLK 97 110 1.1 skrll #define GCC_UFS_PHY_AHB_CLK 98 111 1.1 skrll #define GCC_UFS_PHY_AXI_CLK 99 112 1.1 skrll #define GCC_UFS_PHY_AXI_CLK_SRC 100 113 1.1 skrll #define GCC_UFS_PHY_ICE_CORE_CLK 101 114 1.1 skrll #define GCC_UFS_PHY_ICE_CORE_CLK_SRC 102 115 1.1 skrll #define GCC_UFS_PHY_PHY_AUX_CLK 103 116 1.1 skrll #define GCC_UFS_PHY_PHY_AUX_CLK_SRC 104 117 1.1 skrll #define GCC_UFS_PHY_RX_SYMBOL_0_CLK 105 118 1.1 skrll #define GCC_UFS_PHY_TX_SYMBOL_0_CLK 106 119 1.1 skrll #define GCC_UFS_PHY_UNIPRO_CORE_CLK 107 120 1.1 skrll #define GCC_UFS_PHY_UNIPRO_CORE_CLK_SRC 108 121 1.1 skrll #define GCC_USB30_PRIM_MASTER_CLK 109 122 1.1 skrll #define GCC_USB30_PRIM_MASTER_CLK_SRC 110 123 1.1 skrll #define GCC_USB30_PRIM_MOCK_UTMI_CLK 111 124 1.1 skrll #define GCC_USB30_PRIM_MOCK_UTMI_CLK_SRC 112 125 1.1 skrll #define GCC_USB30_PRIM_SLEEP_CLK 113 126 1.1 skrll #define GCC_USB3_PRIM_CLKREF_CLK 114 127 1.1 skrll #define GCC_USB3_PRIM_PHY_AUX_CLK 115 128 1.1 skrll #define GCC_USB3_PRIM_PHY_AUX_CLK_SRC 116 129 1.1 skrll #define GCC_USB3_PRIM_PHY_COM_AUX_CLK 117 130 1.1 skrll #define GCC_USB3_PRIM_PHY_PIPE_CLK 118 131 1.1 skrll #define GCC_USB_PHY_CFG_AHB2PHY_CLK 119 132 1.1 skrll #define GCC_VIDEO_AHB_CLK 120 133 1.1 skrll #define GCC_VIDEO_AXI_CLK 121 134 1.1 skrll #define GCC_VIDEO_GPLL0_DIV_CLK_SRC 122 135 1.1 skrll #define GCC_VIDEO_THROTTLE_AXI_CLK 123 136 1.1 skrll #define GCC_VIDEO_XO_CLK 124 137 1.1.1.2 jmcneill #define GCC_MSS_CFG_AHB_CLK 125 138 1.1.1.2 jmcneill #define GCC_MSS_MFAB_AXIS_CLK 126 139 1.1.1.2 jmcneill #define GCC_MSS_NAV_AXI_CLK 127 140 1.1.1.2 jmcneill #define GCC_MSS_Q6_MEMNOC_AXI_CLK 128 141 1.1.1.2 jmcneill #define GCC_MSS_SNOC_AXI_CLK 129 142 1.1.1.2 jmcneill #define GCC_SEC_CTRL_CLK_SRC 130 143 1.1.1.2 jmcneill #define GCC_LPASS_CFG_NOC_SWAY_CLK 131 144 1.1 skrll 145 1.1 skrll /* GCC resets */ 146 1.1 skrll #define GCC_QUSB2PHY_PRIM_BCR 0 147 1.1 skrll #define GCC_QUSB2PHY_SEC_BCR 1 148 1.1 skrll #define GCC_UFS_PHY_BCR 2 149 1.1 skrll #define GCC_USB30_PRIM_BCR 3 150 1.1 skrll #define GCC_USB3_DP_PHY_PRIM_BCR 4 151 1.1 skrll #define GCC_USB3_DP_PHY_SEC_BCR 5 152 1.1 skrll #define GCC_USB3_PHY_PRIM_BCR 6 153 1.1 skrll #define GCC_USB3_PHY_SEC_BCR 7 154 1.1 skrll #define GCC_USB3PHY_PHY_PRIM_BCR 8 155 1.1 skrll #define GCC_USB3PHY_PHY_SEC_BCR 9 156 1.1 skrll #define GCC_USB_PHY_CFG_AHB2PHY_BCR 10 157 1.1 skrll 158 1.1 skrll /* GCC GDSCRs */ 159 1.1 skrll #define UFS_PHY_GDSC 0 160 1.1 skrll #define USB30_PRIM_GDSC 1 161 1.1 skrll #define HLOS1_VOTE_MMNOC_MMU_TBU_HF0_GDSC 2 162 1.1 skrll #define HLOS1_VOTE_MMNOC_MMU_TBU_SF_GDSC 3 163 1.1 skrll 164 1.1 skrll #endif 165