11.1Sskrll/*	$NetBSD: qcom,gcc-sdx65.h,v 1.1.1.1 2026/01/18 05:21:35 skrll Exp $	*/
21.1Sskrll
31.1Sskrll/* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */
41.1Sskrll/*
51.1Sskrll * Copyright (c) 2021, Qualcomm Innovation Center, Inc. All rights reserved.
61.1Sskrll */
71.1Sskrll
81.1Sskrll#ifndef _DT_BINDINGS_CLK_QCOM_GCC_SDX65_H
91.1Sskrll#define _DT_BINDINGS_CLK_QCOM_GCC_SDX65_H
101.1Sskrll
111.1Sskrll/* GCC clocks */
121.1Sskrll#define GPLL0							0
131.1Sskrll#define GPLL0_OUT_EVEN						1
141.1Sskrll#define GCC_AHB_PCIE_LINK_CLK					2
151.1Sskrll#define GCC_BLSP1_AHB_CLK					3
161.1Sskrll#define GCC_BLSP1_QUP1_I2C_APPS_CLK				4
171.1Sskrll#define GCC_BLSP1_QUP1_I2C_APPS_CLK_SRC				5
181.1Sskrll#define GCC_BLSP1_QUP1_SPI_APPS_CLK				6
191.1Sskrll#define GCC_BLSP1_QUP1_SPI_APPS_CLK_SRC				7
201.1Sskrll#define GCC_BLSP1_QUP2_I2C_APPS_CLK				8
211.1Sskrll#define GCC_BLSP1_QUP2_I2C_APPS_CLK_SRC				9
221.1Sskrll#define GCC_BLSP1_QUP2_SPI_APPS_CLK				10
231.1Sskrll#define GCC_BLSP1_QUP2_SPI_APPS_CLK_SRC				11
241.1Sskrll#define GCC_BLSP1_QUP3_I2C_APPS_CLK				12
251.1Sskrll#define GCC_BLSP1_QUP3_I2C_APPS_CLK_SRC				13
261.1Sskrll#define GCC_BLSP1_QUP3_SPI_APPS_CLK				14
271.1Sskrll#define GCC_BLSP1_QUP3_SPI_APPS_CLK_SRC				15
281.1Sskrll#define GCC_BLSP1_QUP4_I2C_APPS_CLK				16
291.1Sskrll#define GCC_BLSP1_QUP4_I2C_APPS_CLK_SRC				17
301.1Sskrll#define GCC_BLSP1_QUP4_SPI_APPS_CLK				18
311.1Sskrll#define GCC_BLSP1_QUP4_SPI_APPS_CLK_SRC				19
321.1Sskrll#define GCC_BLSP1_SLEEP_CLK					20
331.1Sskrll#define GCC_BLSP1_UART1_APPS_CLK				21
341.1Sskrll#define GCC_BLSP1_UART1_APPS_CLK_SRC				22
351.1Sskrll#define GCC_BLSP1_UART2_APPS_CLK				23
361.1Sskrll#define GCC_BLSP1_UART2_APPS_CLK_SRC				24
371.1Sskrll#define GCC_BLSP1_UART3_APPS_CLK				25
381.1Sskrll#define GCC_BLSP1_UART3_APPS_CLK_SRC				26
391.1Sskrll#define GCC_BLSP1_UART4_APPS_CLK				27
401.1Sskrll#define GCC_BLSP1_UART4_APPS_CLK_SRC				28
411.1Sskrll#define GCC_BOOT_ROM_AHB_CLK					29
421.1Sskrll#define GCC_CPUSS_AHB_CLK					30
431.1Sskrll#define GCC_CPUSS_AHB_CLK_SRC					31
441.1Sskrll#define GCC_CPUSS_AHB_POSTDIV_CLK_SRC				32
451.1Sskrll#define GCC_CPUSS_GNOC_CLK					33
461.1Sskrll#define GCC_GP1_CLK						34
471.1Sskrll#define GCC_GP1_CLK_SRC						35
481.1Sskrll#define GCC_GP2_CLK						36
491.1Sskrll#define GCC_GP2_CLK_SRC						37
501.1Sskrll#define GCC_GP3_CLK						38
511.1Sskrll#define GCC_GP3_CLK_SRC						39
521.1Sskrll#define GCC_PCIE_0_CLKREF_EN					40
531.1Sskrll#define GCC_PCIE_AUX_CLK					41
541.1Sskrll#define GCC_PCIE_AUX_CLK_SRC					42
551.1Sskrll#define GCC_PCIE_AUX_PHY_CLK_SRC				43
561.1Sskrll#define GCC_PCIE_CFG_AHB_CLK					44
571.1Sskrll#define GCC_PCIE_MSTR_AXI_CLK					45
581.1Sskrll#define GCC_PCIE_PIPE_CLK					46
591.1Sskrll#define GCC_PCIE_PIPE_CLK_SRC					47
601.1Sskrll#define GCC_PCIE_RCHNG_PHY_CLK					48
611.1Sskrll#define GCC_PCIE_RCHNG_PHY_CLK_SRC				49
621.1Sskrll#define GCC_PCIE_SLEEP_CLK					50
631.1Sskrll#define GCC_PCIE_SLV_AXI_CLK					51
641.1Sskrll#define GCC_PCIE_SLV_Q2A_AXI_CLK				52
651.1Sskrll#define GCC_PDM2_CLK						53
661.1Sskrll#define GCC_PDM2_CLK_SRC					54
671.1Sskrll#define GCC_PDM_AHB_CLK						55
681.1Sskrll#define GCC_PDM_XO4_CLK						56
691.1Sskrll#define GCC_RX1_USB2_CLKREF_EN					57
701.1Sskrll#define GCC_SDCC1_AHB_CLK					58
711.1Sskrll#define GCC_SDCC1_APPS_CLK					59
721.1Sskrll#define GCC_SDCC1_APPS_CLK_SRC					60
731.1Sskrll#define GCC_SPMI_FETCHER_AHB_CLK				61
741.1Sskrll#define GCC_SPMI_FETCHER_CLK					62
751.1Sskrll#define GCC_SPMI_FETCHER_CLK_SRC				63
761.1Sskrll#define GCC_SYS_NOC_CPUSS_AHB_CLK				64
771.1Sskrll#define GCC_USB30_MASTER_CLK					65
781.1Sskrll#define GCC_USB30_MASTER_CLK_SRC				66
791.1Sskrll#define GCC_USB30_MOCK_UTMI_CLK					67
801.1Sskrll#define GCC_USB30_MOCK_UTMI_CLK_SRC				68
811.1Sskrll#define GCC_USB30_MOCK_UTMI_POSTDIV_CLK_SRC			69
821.1Sskrll#define GCC_USB30_MSTR_AXI_CLK					70
831.1Sskrll#define GCC_USB30_SLEEP_CLK					71
841.1Sskrll#define GCC_USB30_SLV_AHB_CLK					72
851.1Sskrll#define GCC_USB3_PHY_AUX_CLK					73
861.1Sskrll#define GCC_USB3_PHY_AUX_CLK_SRC				74
871.1Sskrll#define GCC_USB3_PHY_PIPE_CLK					75
881.1Sskrll#define GCC_USB3_PHY_PIPE_CLK_SRC				76
891.1Sskrll#define GCC_USB3_PRIM_CLKREF_EN					77
901.1Sskrll#define GCC_USB_PHY_CFG_AHB2PHY_CLK				78
911.1Sskrll#define GCC_XO_DIV4_CLK						79
921.1Sskrll#define GCC_XO_PCIE_LINK_CLK					80
931.1Sskrll
941.1Sskrll/* GCC resets */
951.1Sskrll#define GCC_BLSP1_QUP1_BCR					0
961.1Sskrll#define GCC_BLSP1_QUP2_BCR					1
971.1Sskrll#define GCC_BLSP1_QUP3_BCR					2
981.1Sskrll#define GCC_BLSP1_QUP4_BCR					3
991.1Sskrll#define GCC_BLSP1_UART1_BCR					4
1001.1Sskrll#define GCC_BLSP1_UART2_BCR					5
1011.1Sskrll#define GCC_BLSP1_UART3_BCR					6
1021.1Sskrll#define GCC_BLSP1_UART4_BCR					7
1031.1Sskrll#define GCC_PCIE_BCR						8
1041.1Sskrll#define GCC_PCIE_LINK_DOWN_BCR					9
1051.1Sskrll#define GCC_PCIE_NOCSR_COM_PHY_BCR				10
1061.1Sskrll#define GCC_PCIE_PHY_BCR					11
1071.1Sskrll#define GCC_PCIE_PHY_CFG_AHB_BCR				12
1081.1Sskrll#define GCC_PCIE_PHY_COM_BCR					13
1091.1Sskrll#define GCC_PCIE_PHY_NOCSR_COM_PHY_BCR				14
1101.1Sskrll#define GCC_PDM_BCR						15
1111.1Sskrll#define GCC_QUSB2PHY_BCR					16
1121.1Sskrll#define GCC_SDCC1_BCR						17
1131.1Sskrll#define GCC_SPMI_FETCHER_BCR					18
1141.1Sskrll#define GCC_TCSR_PCIE_BCR					19
1151.1Sskrll#define GCC_USB30_BCR						20
1161.1Sskrll#define GCC_USB3_PHY_BCR					21
1171.1Sskrll#define GCC_USB3PHY_PHY_BCR					22
1181.1Sskrll#define GCC_USB_PHY_CFG_AHB2PHY_BCR				23
1191.1Sskrll
1201.1Sskrll/* GCC power domains */
1211.1Sskrll#define USB30_GDSC                                              0
1221.1Sskrll#define PCIE_GDSC                                               1
1231.1Sskrll
1241.1Sskrll#endif
125