11.1Sskrll/* $NetBSD: qcom,qdu1000-ecpricc.h,v 1.1.1.1 2026/01/18 05:21:36 skrll Exp $ */ 21.1Sskrll 31.1Sskrll/* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */ 41.1Sskrll/* 51.1Sskrll * Copyright (c) 2022-2023, Qualcomm Innovation Center, Inc. All rights reserved. 61.1Sskrll */ 71.1Sskrll 81.1Sskrll#ifndef _DT_BINDINGS_CLK_QCOM_ECPRI_CC_QDU1000_H 91.1Sskrll#define _DT_BINDINGS_CLK_QCOM_ECPRI_CC_QDU1000_H 101.1Sskrll 111.1Sskrll/* ECPRI_CC clocks */ 121.1Sskrll#define ECPRI_CC_PLL0 0 131.1Sskrll#define ECPRI_CC_PLL1 1 141.1Sskrll#define ECPRI_CC_ECPRI_CG_CLK 2 151.1Sskrll#define ECPRI_CC_ECPRI_CLK_SRC 3 161.1Sskrll#define ECPRI_CC_ECPRI_DMA_CLK 4 171.1Sskrll#define ECPRI_CC_ECPRI_DMA_CLK_SRC 5 181.1Sskrll#define ECPRI_CC_ECPRI_DMA_NOC_CLK 6 191.1Sskrll#define ECPRI_CC_ECPRI_FAST_CLK 7 201.1Sskrll#define ECPRI_CC_ECPRI_FAST_CLK_SRC 8 211.1Sskrll#define ECPRI_CC_ECPRI_FAST_DIV2_CLK 9 221.1Sskrll#define ECPRI_CC_ECPRI_FAST_DIV2_CLK_SRC 10 231.1Sskrll#define ECPRI_CC_ECPRI_FAST_DIV2_NOC_CLK 11 241.1Sskrll#define ECPRI_CC_ECPRI_FR_CLK 12 251.1Sskrll#define ECPRI_CC_ECPRI_ORAN_CLK_SRC 13 261.1Sskrll#define ECPRI_CC_ECPRI_ORAN_DIV2_CLK 14 271.1Sskrll#define ECPRI_CC_ETH_100G_C2C0_HM_FF_CLK_SRC 15 281.1Sskrll#define ECPRI_CC_ETH_100G_C2C0_UDP_FIFO_CLK 16 291.1Sskrll#define ECPRI_CC_ETH_100G_C2C1_UDP_FIFO_CLK 17 301.1Sskrll#define ECPRI_CC_ETH_100G_C2C_0_HM_FF_0_CLK 18 311.1Sskrll#define ECPRI_CC_ETH_100G_C2C_0_HM_FF_1_CLK 19 321.1Sskrll#define ECPRI_CC_ETH_100G_C2C_HM_FF_0_DIV_CLK_SRC 20 331.1Sskrll#define ECPRI_CC_ETH_100G_C2C_HM_FF_1_DIV_CLK_SRC 21 341.1Sskrll#define ECPRI_CC_ETH_100G_C2C_HM_MACSEC_CLK 22 351.1Sskrll#define ECPRI_CC_ETH_100G_C2C_HM_MACSEC_CLK_SRC 23 361.1Sskrll#define ECPRI_CC_ETH_100G_DBG_C2C_HM_FF_0_CLK 24 371.1Sskrll#define ECPRI_CC_ETH_100G_DBG_C2C_HM_FF_0_DIV_CLK_SRC 25 381.1Sskrll#define ECPRI_CC_ETH_100G_DBG_C2C_HM_FF_1_CLK 26 391.1Sskrll#define ECPRI_CC_ETH_100G_DBG_C2C_HM_FF_1_DIV_CLK_SRC 27 401.1Sskrll#define ECPRI_CC_ETH_100G_DBG_C2C_HM_FF_CLK_SRC 28 411.1Sskrll#define ECPRI_CC_ETH_100G_DBG_C2C_UDP_FIFO_CLK 29 421.1Sskrll#define ECPRI_CC_ETH_100G_FH0_HM_FF_CLK_SRC 30 431.1Sskrll#define ECPRI_CC_ETH_100G_FH0_MACSEC_CLK_SRC 31 441.1Sskrll#define ECPRI_CC_ETH_100G_FH1_HM_FF_CLK_SRC 32 451.1Sskrll#define ECPRI_CC_ETH_100G_FH1_MACSEC_CLK_SRC 33 461.1Sskrll#define ECPRI_CC_ETH_100G_FH2_HM_FF_CLK_SRC 34 471.1Sskrll#define ECPRI_CC_ETH_100G_FH2_MACSEC_CLK_SRC 35 481.1Sskrll#define ECPRI_CC_ETH_100G_FH_0_HM_FF_0_CLK 36 491.1Sskrll#define ECPRI_CC_ETH_100G_FH_0_HM_FF_0_DIV_CLK_SRC 37 501.1Sskrll#define ECPRI_CC_ETH_100G_FH_0_HM_FF_1_CLK 38 511.1Sskrll#define ECPRI_CC_ETH_100G_FH_0_HM_FF_1_DIV_CLK_SRC 39 521.1Sskrll#define ECPRI_CC_ETH_100G_FH_0_HM_FF_2_CLK 40 531.1Sskrll#define ECPRI_CC_ETH_100G_FH_0_HM_FF_2_DIV_CLK_SRC 41 541.1Sskrll#define ECPRI_CC_ETH_100G_FH_0_HM_FF_3_CLK 42 551.1Sskrll#define ECPRI_CC_ETH_100G_FH_0_HM_FF_3_DIV_CLK_SRC 43 561.1Sskrll#define ECPRI_CC_ETH_100G_FH_0_UDP_FIFO_CLK 44 571.1Sskrll#define ECPRI_CC_ETH_100G_FH_1_HM_FF_0_CLK 45 581.1Sskrll#define ECPRI_CC_ETH_100G_FH_1_HM_FF_0_DIV_CLK_SRC 46 591.1Sskrll#define ECPRI_CC_ETH_100G_FH_1_HM_FF_1_CLK 47 601.1Sskrll#define ECPRI_CC_ETH_100G_FH_1_HM_FF_1_DIV_CLK_SRC 48 611.1Sskrll#define ECPRI_CC_ETH_100G_FH_1_HM_FF_2_CLK 49 621.1Sskrll#define ECPRI_CC_ETH_100G_FH_1_HM_FF_2_DIV_CLK_SRC 50 631.1Sskrll#define ECPRI_CC_ETH_100G_FH_1_HM_FF_3_CLK 51 641.1Sskrll#define ECPRI_CC_ETH_100G_FH_1_HM_FF_3_DIV_CLK_SRC 52 651.1Sskrll#define ECPRI_CC_ETH_100G_FH_1_UDP_FIFO_CLK 53 661.1Sskrll#define ECPRI_CC_ETH_100G_FH_2_HM_FF_0_CLK 54 671.1Sskrll#define ECPRI_CC_ETH_100G_FH_2_HM_FF_0_DIV_CLK_SRC 55 681.1Sskrll#define ECPRI_CC_ETH_100G_FH_2_HM_FF_1_CLK 56 691.1Sskrll#define ECPRI_CC_ETH_100G_FH_2_HM_FF_1_DIV_CLK_SRC 57 701.1Sskrll#define ECPRI_CC_ETH_100G_FH_2_HM_FF_2_CLK 58 711.1Sskrll#define ECPRI_CC_ETH_100G_FH_2_HM_FF_2_DIV_CLK_SRC 59 721.1Sskrll#define ECPRI_CC_ETH_100G_FH_2_HM_FF_3_CLK 60 731.1Sskrll#define ECPRI_CC_ETH_100G_FH_2_HM_FF_3_DIV_CLK_SRC 61 741.1Sskrll#define ECPRI_CC_ETH_100G_FH_2_UDP_FIFO_CLK 62 751.1Sskrll#define ECPRI_CC_ETH_100G_FH_MACSEC_0_CLK 63 761.1Sskrll#define ECPRI_CC_ETH_100G_FH_MACSEC_1_CLK 64 771.1Sskrll#define ECPRI_CC_ETH_100G_FH_MACSEC_2_CLK 65 781.1Sskrll#define ECPRI_CC_ETH_100G_MAC_C2C_HM_REF_CLK 66 791.1Sskrll#define ECPRI_CC_ETH_100G_MAC_C2C_HM_REF_CLK_SRC 67 801.1Sskrll#define ECPRI_CC_ETH_100G_MAC_DBG_C2C_HM_REF_CLK 68 811.1Sskrll#define ECPRI_CC_ETH_100G_MAC_DBG_C2C_HM_REF_CLK_SRC 69 821.1Sskrll#define ECPRI_CC_ETH_100G_MAC_FH0_HM_REF_CLK 70 831.1Sskrll#define ECPRI_CC_ETH_100G_MAC_FH0_HM_REF_CLK_SRC 71 841.1Sskrll#define ECPRI_CC_ETH_100G_MAC_FH1_HM_REF_CLK 72 851.1Sskrll#define ECPRI_CC_ETH_100G_MAC_FH1_HM_REF_CLK_SRC 73 861.1Sskrll#define ECPRI_CC_ETH_100G_MAC_FH2_HM_REF_CLK 74 871.1Sskrll#define ECPRI_CC_ETH_100G_MAC_FH2_HM_REF_CLK_SRC 75 881.1Sskrll#define ECPRI_CC_ETH_DBG_NFAPI_AXI_CLK 76 891.1Sskrll#define ECPRI_CC_ETH_DBG_NOC_AXI_CLK 77 901.1Sskrll#define ECPRI_CC_ETH_PHY_0_OCK_SRAM_CLK 78 911.1Sskrll#define ECPRI_CC_ETH_PHY_1_OCK_SRAM_CLK 79 921.1Sskrll#define ECPRI_CC_ETH_PHY_2_OCK_SRAM_CLK 80 931.1Sskrll#define ECPRI_CC_ETH_PHY_3_OCK_SRAM_CLK 81 941.1Sskrll#define ECPRI_CC_ETH_PHY_4_OCK_SRAM_CLK 82 951.1Sskrll#define ECPRI_CC_MSS_EMAC_CLK 83 961.1Sskrll#define ECPRI_CC_MSS_EMAC_CLK_SRC 84 971.1Sskrll#define ECPRI_CC_MSS_ORAN_CLK 85 981.1Sskrll#define ECPRI_CC_PHY0_LANE0_RX_CLK 86 991.1Sskrll#define ECPRI_CC_PHY0_LANE0_TX_CLK 87 1001.1Sskrll#define ECPRI_CC_PHY0_LANE1_RX_CLK 88 1011.1Sskrll#define ECPRI_CC_PHY0_LANE1_TX_CLK 89 1021.1Sskrll#define ECPRI_CC_PHY0_LANE2_RX_CLK 90 1031.1Sskrll#define ECPRI_CC_PHY0_LANE2_TX_CLK 91 1041.1Sskrll#define ECPRI_CC_PHY0_LANE3_RX_CLK 92 1051.1Sskrll#define ECPRI_CC_PHY0_LANE3_TX_CLK 93 1061.1Sskrll#define ECPRI_CC_PHY1_LANE0_RX_CLK 94 1071.1Sskrll#define ECPRI_CC_PHY1_LANE0_TX_CLK 95 1081.1Sskrll#define ECPRI_CC_PHY1_LANE1_RX_CLK 96 1091.1Sskrll#define ECPRI_CC_PHY1_LANE1_TX_CLK 97 1101.1Sskrll#define ECPRI_CC_PHY1_LANE2_RX_CLK 98 1111.1Sskrll#define ECPRI_CC_PHY1_LANE2_TX_CLK 99 1121.1Sskrll#define ECPRI_CC_PHY1_LANE3_RX_CLK 100 1131.1Sskrll#define ECPRI_CC_PHY1_LANE3_TX_CLK 101 1141.1Sskrll#define ECPRI_CC_PHY2_LANE0_RX_CLK 102 1151.1Sskrll#define ECPRI_CC_PHY2_LANE0_TX_CLK 103 1161.1Sskrll#define ECPRI_CC_PHY2_LANE1_RX_CLK 104 1171.1Sskrll#define ECPRI_CC_PHY2_LANE1_TX_CLK 105 1181.1Sskrll#define ECPRI_CC_PHY2_LANE2_RX_CLK 106 1191.1Sskrll#define ECPRI_CC_PHY2_LANE2_TX_CLK 107 1201.1Sskrll#define ECPRI_CC_PHY2_LANE3_RX_CLK 108 1211.1Sskrll#define ECPRI_CC_PHY2_LANE3_TX_CLK 109 1221.1Sskrll#define ECPRI_CC_PHY3_LANE0_RX_CLK 110 1231.1Sskrll#define ECPRI_CC_PHY3_LANE0_TX_CLK 111 1241.1Sskrll#define ECPRI_CC_PHY3_LANE1_RX_CLK 112 1251.1Sskrll#define ECPRI_CC_PHY3_LANE1_TX_CLK 113 1261.1Sskrll#define ECPRI_CC_PHY3_LANE2_RX_CLK 114 1271.1Sskrll#define ECPRI_CC_PHY3_LANE2_TX_CLK 115 1281.1Sskrll#define ECPRI_CC_PHY3_LANE3_RX_CLK 116 1291.1Sskrll#define ECPRI_CC_PHY3_LANE3_TX_CLK 117 1301.1Sskrll#define ECPRI_CC_PHY4_LANE0_RX_CLK 118 1311.1Sskrll#define ECPRI_CC_PHY4_LANE0_TX_CLK 119 1321.1Sskrll#define ECPRI_CC_PHY4_LANE1_RX_CLK 120 1331.1Sskrll#define ECPRI_CC_PHY4_LANE1_TX_CLK 121 1341.1Sskrll#define ECPRI_CC_PHY4_LANE2_RX_CLK 122 1351.1Sskrll#define ECPRI_CC_PHY4_LANE2_TX_CLK 123 1361.1Sskrll#define ECPRI_CC_PHY4_LANE3_RX_CLK 124 1371.1Sskrll#define ECPRI_CC_PHY4_LANE3_TX_CLK 125 1381.1Sskrll 1391.1Sskrll/* ECPRI_CC resets */ 1401.1Sskrll#define ECPRI_CC_CLK_CTL_TOP_ECPRI_CC_ECPRI_SS_BCR 0 1411.1Sskrll#define ECPRI_CC_CLK_CTL_TOP_ECPRI_CC_ETH_C2C_BCR 1 1421.1Sskrll#define ECPRI_CC_CLK_CTL_TOP_ECPRI_CC_ETH_FH0_BCR 2 1431.1Sskrll#define ECPRI_CC_CLK_CTL_TOP_ECPRI_CC_ETH_FH1_BCR 3 1441.1Sskrll#define ECPRI_CC_CLK_CTL_TOP_ECPRI_CC_ETH_FH2_BCR 4 1451.1Sskrll#define ECPRI_CC_CLK_CTL_TOP_ECPRI_CC_ETH_WRAPPER_TOP_BCR 5 1461.1Sskrll#define ECPRI_CC_CLK_CTL_TOP_ECPRI_CC_MODEM_BCR 6 1471.1Sskrll#define ECPRI_CC_CLK_CTL_TOP_ECPRI_CC_NOC_BCR 7 1481.1Sskrll 1491.1Sskrll#endif 150