11.1Sskrll/* $NetBSD: qcom,sm4450-gcc.h,v 1.1.1.1 2026/01/18 05:21:36 skrll Exp $ */ 21.1Sskrll 31.1Sskrll/* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */ 41.1Sskrll/* 51.1Sskrll * Copyright (c) 2023, Qualcomm Innovation Center, Inc. All rights reserved. 61.1Sskrll */ 71.1Sskrll 81.1Sskrll#ifndef _DT_BINDINGS_CLK_QCOM_GCC_SM4450_H 91.1Sskrll#define _DT_BINDINGS_CLK_QCOM_GCC_SM4450_H 101.1Sskrll 111.1Sskrll/* GCC clocks */ 121.1Sskrll#define GCC_AGGRE_NOC_PCIE_0_AXI_CLK 0 131.1Sskrll#define GCC_AGGRE_UFS_PHY_AXI_CLK 1 141.1Sskrll#define GCC_AGGRE_UFS_PHY_AXI_HW_CTL_CLK 2 151.1Sskrll#define GCC_AGGRE_USB3_PRIM_AXI_CLK 3 161.1Sskrll#define GCC_BOOT_ROM_AHB_CLK 4 171.1Sskrll#define GCC_CAMERA_AHB_CLK 5 181.1Sskrll#define GCC_CAMERA_HF_AXI_CLK 6 191.1Sskrll#define GCC_CAMERA_SF_AXI_CLK 7 201.1Sskrll#define GCC_CAMERA_SLEEP_CLK 8 211.1Sskrll#define GCC_CAMERA_XO_CLK 9 221.1Sskrll#define GCC_CFG_NOC_PCIE_ANOC_AHB_CLK 10 231.1Sskrll#define GCC_CFG_NOC_USB3_PRIM_AXI_CLK 11 241.1Sskrll#define GCC_DDRSS_GPU_AXI_CLK 12 251.1Sskrll#define GCC_DDRSS_PCIE_SF_TBU_CLK 13 261.1Sskrll#define GCC_DISP_AHB_CLK 14 271.1Sskrll#define GCC_DISP_HF_AXI_CLK 15 281.1Sskrll#define GCC_DISP_XO_CLK 16 291.1Sskrll#define GCC_EUSB3_0_CLKREF_EN 17 301.1Sskrll#define GCC_GP1_CLK 18 311.1Sskrll#define GCC_GP1_CLK_SRC 19 321.1Sskrll#define GCC_GP2_CLK 20 331.1Sskrll#define GCC_GP2_CLK_SRC 21 341.1Sskrll#define GCC_GP3_CLK 22 351.1Sskrll#define GCC_GP3_CLK_SRC 23 361.1Sskrll#define GCC_GPLL0 24 371.1Sskrll#define GCC_GPLL0_OUT_EVEN 25 381.1Sskrll#define GCC_GPLL0_OUT_ODD 26 391.1Sskrll#define GCC_GPLL1 27 401.1Sskrll#define GCC_GPLL3 28 411.1Sskrll#define GCC_GPLL4 29 421.1Sskrll#define GCC_GPLL9 30 431.1Sskrll#define GCC_GPLL10 31 441.1Sskrll#define GCC_GPU_CFG_AHB_CLK 32 451.1Sskrll#define GCC_GPU_GPLL0_CLK_SRC 33 461.1Sskrll#define GCC_GPU_GPLL0_DIV_CLK_SRC 34 471.1Sskrll#define GCC_GPU_MEMNOC_GFX_CLK 35 481.1Sskrll#define GCC_GPU_SNOC_DVM_GFX_CLK 36 491.1Sskrll#define GCC_HLOS1_VOTE_AGGRE_NOC_MMU_AUDIO_TBU_CLK 37 501.1Sskrll#define GCC_HLOS1_VOTE_AGGRE_NOC_MMU_PCIE_TBU_CLK 38 511.1Sskrll#define GCC_HLOS1_VOTE_AGGRE_NOC_MMU_TBU1_CLK 39 521.1Sskrll#define GCC_HLOS1_VOTE_AGGRE_NOC_MMU_TBU2_CLK 40 531.1Sskrll#define GCC_HLOS1_VOTE_MMNOC_MMU_TBU_HF0_CLK 41 541.1Sskrll#define GCC_HLOS1_VOTE_MMNOC_MMU_TBU_HF1_CLK 42 551.1Sskrll#define GCC_HLOS1_VOTE_MMNOC_MMU_TBU_SF0_CLK 43 561.1Sskrll#define GCC_HLOS1_VOTE_MMU_TCU_CLK 44 571.1Sskrll#define GCC_PCIE_0_AUX_CLK 45 581.1Sskrll#define GCC_PCIE_0_AUX_CLK_SRC 46 591.1Sskrll#define GCC_PCIE_0_CFG_AHB_CLK 47 601.1Sskrll#define GCC_PCIE_0_CLKREF_EN 48 611.1Sskrll#define GCC_PCIE_0_MSTR_AXI_CLK 49 621.1Sskrll#define GCC_PCIE_0_PHY_RCHNG_CLK 50 631.1Sskrll#define GCC_PCIE_0_PHY_RCHNG_CLK_SRC 51 641.1Sskrll#define GCC_PCIE_0_PIPE_CLK 52 651.1Sskrll#define GCC_PCIE_0_PIPE_CLK_SRC 53 661.1Sskrll#define GCC_PCIE_0_PIPE_DIV2_CLK 54 671.1Sskrll#define GCC_PCIE_0_PIPE_DIV2_CLK_SRC 55 681.1Sskrll#define GCC_PCIE_0_SLV_AXI_CLK 56 691.1Sskrll#define GCC_PCIE_0_SLV_Q2A_AXI_CLK 57 701.1Sskrll#define GCC_PDM2_CLK 58 711.1Sskrll#define GCC_PDM2_CLK_SRC 59 721.1Sskrll#define GCC_PDM_AHB_CLK 60 731.1Sskrll#define GCC_PDM_XO4_CLK 61 741.1Sskrll#define GCC_QMIP_CAMERA_NRT_AHB_CLK 62 751.1Sskrll#define GCC_QMIP_CAMERA_RT_AHB_CLK 63 761.1Sskrll#define GCC_QMIP_DISP_AHB_CLK 64 771.1Sskrll#define GCC_QMIP_GPU_AHB_CLK 65 781.1Sskrll#define GCC_QMIP_PCIE_AHB_CLK 66 791.1Sskrll#define GCC_QMIP_VIDEO_VCODEC_AHB_CLK 67 801.1Sskrll#define GCC_QUPV3_WRAP0_CORE_2X_CLK 68 811.1Sskrll#define GCC_QUPV3_WRAP0_CORE_CLK 69 821.1Sskrll#define GCC_QUPV3_WRAP0_S0_CLK 70 831.1Sskrll#define GCC_QUPV3_WRAP0_S0_CLK_SRC 71 841.1Sskrll#define GCC_QUPV3_WRAP0_S1_CLK 72 851.1Sskrll#define GCC_QUPV3_WRAP0_S1_CLK_SRC 73 861.1Sskrll#define GCC_QUPV3_WRAP0_S2_CLK 74 871.1Sskrll#define GCC_QUPV3_WRAP0_S2_CLK_SRC 75 881.1Sskrll#define GCC_QUPV3_WRAP0_S3_CLK 76 891.1Sskrll#define GCC_QUPV3_WRAP0_S3_CLK_SRC 77 901.1Sskrll#define GCC_QUPV3_WRAP0_S4_CLK 78 911.1Sskrll#define GCC_QUPV3_WRAP0_S4_CLK_SRC 79 921.1Sskrll#define GCC_QUPV3_WRAP1_CORE_2X_CLK 80 931.1Sskrll#define GCC_QUPV3_WRAP1_CORE_CLK 81 941.1Sskrll#define GCC_QUPV3_WRAP1_S0_CLK 82 951.1Sskrll#define GCC_QUPV3_WRAP1_S0_CLK_SRC 83 961.1Sskrll#define GCC_QUPV3_WRAP1_S1_CLK 84 971.1Sskrll#define GCC_QUPV3_WRAP1_S1_CLK_SRC 85 981.1Sskrll#define GCC_QUPV3_WRAP1_S2_CLK 86 991.1Sskrll#define GCC_QUPV3_WRAP1_S2_CLK_SRC 87 1001.1Sskrll#define GCC_QUPV3_WRAP1_S3_CLK 88 1011.1Sskrll#define GCC_QUPV3_WRAP1_S3_CLK_SRC 89 1021.1Sskrll#define GCC_QUPV3_WRAP1_S4_CLK 90 1031.1Sskrll#define GCC_QUPV3_WRAP1_S4_CLK_SRC 91 1041.1Sskrll#define GCC_QUPV3_WRAP_0_M_AHB_CLK 92 1051.1Sskrll#define GCC_QUPV3_WRAP_0_S_AHB_CLK 93 1061.1Sskrll#define GCC_QUPV3_WRAP_1_M_AHB_CLK 94 1071.1Sskrll#define GCC_QUPV3_WRAP_1_S_AHB_CLK 95 1081.1Sskrll#define GCC_SDCC1_AHB_CLK 96 1091.1Sskrll#define GCC_SDCC1_APPS_CLK 97 1101.1Sskrll#define GCC_SDCC1_APPS_CLK_SRC 98 1111.1Sskrll#define GCC_SDCC1_ICE_CORE_CLK 99 1121.1Sskrll#define GCC_SDCC1_ICE_CORE_CLK_SRC 100 1131.1Sskrll#define GCC_SDCC2_AHB_CLK 101 1141.1Sskrll#define GCC_SDCC2_APPS_CLK 102 1151.1Sskrll#define GCC_SDCC2_APPS_CLK_SRC 103 1161.1Sskrll#define GCC_UFS_0_CLKREF_EN 104 1171.1Sskrll#define GCC_UFS_PAD_CLKREF_EN 105 1181.1Sskrll#define GCC_UFS_PHY_AHB_CLK 106 1191.1Sskrll#define GCC_UFS_PHY_AXI_CLK 107 1201.1Sskrll#define GCC_UFS_PHY_AXI_CLK_SRC 108 1211.1Sskrll#define GCC_UFS_PHY_AXI_HW_CTL_CLK 109 1221.1Sskrll#define GCC_UFS_PHY_ICE_CORE_CLK 110 1231.1Sskrll#define GCC_UFS_PHY_ICE_CORE_CLK_SRC 111 1241.1Sskrll#define GCC_UFS_PHY_ICE_CORE_HW_CTL_CLK 112 1251.1Sskrll#define GCC_UFS_PHY_PHY_AUX_CLK 113 1261.1Sskrll#define GCC_UFS_PHY_PHY_AUX_CLK_SRC 114 1271.1Sskrll#define GCC_UFS_PHY_PHY_AUX_HW_CTL_CLK 115 1281.1Sskrll#define GCC_UFS_PHY_RX_SYMBOL_0_CLK 116 1291.1Sskrll#define GCC_UFS_PHY_RX_SYMBOL_0_CLK_SRC 117 1301.1Sskrll#define GCC_UFS_PHY_RX_SYMBOL_1_CLK 118 1311.1Sskrll#define GCC_UFS_PHY_RX_SYMBOL_1_CLK_SRC 119 1321.1Sskrll#define GCC_UFS_PHY_TX_SYMBOL_0_CLK 120 1331.1Sskrll#define GCC_UFS_PHY_TX_SYMBOL_0_CLK_SRC 121 1341.1Sskrll#define GCC_UFS_PHY_UNIPRO_CORE_CLK 122 1351.1Sskrll#define GCC_UFS_PHY_UNIPRO_CORE_CLK_SRC 123 1361.1Sskrll#define GCC_UFS_PHY_UNIPRO_CORE_HW_CTL_CLK 124 1371.1Sskrll#define GCC_USB30_PRIM_MASTER_CLK 125 1381.1Sskrll#define GCC_USB30_PRIM_MASTER_CLK_SRC 126 1391.1Sskrll#define GCC_USB30_PRIM_MOCK_UTMI_CLK 127 1401.1Sskrll#define GCC_USB30_PRIM_MOCK_UTMI_CLK_SRC 128 1411.1Sskrll#define GCC_USB30_PRIM_MOCK_UTMI_POSTDIV_CLK_SRC 129 1421.1Sskrll#define GCC_USB30_PRIM_SLEEP_CLK 130 1431.1Sskrll#define GCC_USB3_0_CLKREF_EN 131 1441.1Sskrll#define GCC_USB3_PRIM_PHY_AUX_CLK 132 1451.1Sskrll#define GCC_USB3_PRIM_PHY_AUX_CLK_SRC 133 1461.1Sskrll#define GCC_USB3_PRIM_PHY_COM_AUX_CLK 134 1471.1Sskrll#define GCC_USB3_PRIM_PHY_PIPE_CLK 135 1481.1Sskrll#define GCC_USB3_PRIM_PHY_PIPE_CLK_SRC 136 1491.1Sskrll#define GCC_VCODEC0_AXI_CLK 137 1501.1Sskrll#define GCC_VENUS_CTL_AXI_CLK 138 1511.1Sskrll#define GCC_VIDEO_AHB_CLK 139 1521.1Sskrll#define GCC_VIDEO_THROTTLE_CORE_CLK 140 1531.1Sskrll#define GCC_VIDEO_VCODEC0_SYS_CLK 141 1541.1Sskrll#define GCC_VIDEO_VENUS_CLK_SRC 142 1551.1Sskrll#define GCC_VIDEO_VENUS_CTL_CLK 143 1561.1Sskrll#define GCC_VIDEO_XO_CLK 144 1571.1Sskrll 1581.1Sskrll/* GCC power domains */ 1591.1Sskrll#define GCC_PCIE_0_GDSC 0 1601.1Sskrll#define GCC_UFS_PHY_GDSC 1 1611.1Sskrll#define GCC_USB30_PRIM_GDSC 2 1621.1Sskrll#define GCC_VCODEC0_GDSC 3 1631.1Sskrll#define GCC_VENUS_GDSC 4 1641.1Sskrll 1651.1Sskrll/* GCC resets */ 1661.1Sskrll#define GCC_CAMERA_BCR 0 1671.1Sskrll#define GCC_DISPLAY_BCR 1 1681.1Sskrll#define GCC_GPU_BCR 2 1691.1Sskrll#define GCC_PCIE_0_BCR 3 1701.1Sskrll#define GCC_PCIE_0_LINK_DOWN_BCR 4 1711.1Sskrll#define GCC_PCIE_0_NOCSR_COM_PHY_BCR 5 1721.1Sskrll#define GCC_PCIE_0_PHY_BCR 6 1731.1Sskrll#define GCC_PCIE_0_PHY_NOCSR_COM_PHY_BCR 7 1741.1Sskrll#define GCC_PCIE_PHY_BCR 8 1751.1Sskrll#define GCC_PCIE_PHY_CFG_AHB_BCR 9 1761.1Sskrll#define GCC_PCIE_PHY_COM_BCR 10 1771.1Sskrll#define GCC_PDM_BCR 11 1781.1Sskrll#define GCC_QUPV3_WRAPPER_0_BCR 12 1791.1Sskrll#define GCC_QUPV3_WRAPPER_1_BCR 13 1801.1Sskrll#define GCC_QUSB2PHY_PRIM_BCR 14 1811.1Sskrll#define GCC_QUSB2PHY_SEC_BCR 15 1821.1Sskrll#define GCC_SDCC1_BCR 16 1831.1Sskrll#define GCC_SDCC2_BCR 17 1841.1Sskrll#define GCC_UFS_PHY_BCR 18 1851.1Sskrll#define GCC_USB30_PRIM_BCR 19 1861.1Sskrll#define GCC_USB3_DP_PHY_PRIM_BCR 20 1871.1Sskrll#define GCC_USB3_DP_PHY_SEC_BCR 21 1881.1Sskrll#define GCC_USB3_PHY_PRIM_BCR 22 1891.1Sskrll#define GCC_USB3_PHY_SEC_BCR 23 1901.1Sskrll#define GCC_USB3PHY_PHY_PRIM_BCR 24 1911.1Sskrll#define GCC_USB3PHY_PHY_SEC_BCR 25 1921.1Sskrll#define GCC_VCODEC0_BCR 26 1931.1Sskrll#define GCC_VENUS_BCR 27 1941.1Sskrll#define GCC_VIDEO_BCR 28 1951.1Sskrll#define GCC_VIDEO_VENUS_BCR 29 1961.1Sskrll#define GCC_VENUS_CTL_AXI_CLK_ARES 30 1971.1Sskrll#define GCC_VIDEO_VENUS_CTL_CLK_ARES 31 1981.1Sskrll 1991.1Sskrll#endif 200