11.1Sskrll/*	$NetBSD: qcom,sm8450-dispcc.h,v 1.1.1.1 2026/01/18 05:21:37 skrll Exp $	*/
21.1Sskrll
31.1Sskrll/* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */
41.1Sskrll/*
51.1Sskrll * Copyright (c) 2022, The Linux Foundation. All rights reserved.
61.1Sskrll */
71.1Sskrll
81.1Sskrll#ifndef _DT_BINDINGS_CLK_QCOM_DISP_CC_SM8450_H
91.1Sskrll#define _DT_BINDINGS_CLK_QCOM_DISP_CC_SM8450_H
101.1Sskrll
111.1Sskrll/* DISP_CC clocks */
121.1Sskrll#define DISP_CC_MDSS_AHB1_CLK					0
131.1Sskrll#define DISP_CC_MDSS_AHB_CLK					1
141.1Sskrll#define DISP_CC_MDSS_AHB_CLK_SRC				2
151.1Sskrll#define DISP_CC_MDSS_BYTE0_CLK					3
161.1Sskrll#define DISP_CC_MDSS_BYTE0_CLK_SRC				4
171.1Sskrll#define DISP_CC_MDSS_BYTE0_DIV_CLK_SRC				5
181.1Sskrll#define DISP_CC_MDSS_BYTE0_INTF_CLK				6
191.1Sskrll#define DISP_CC_MDSS_BYTE1_CLK					7
201.1Sskrll#define DISP_CC_MDSS_BYTE1_CLK_SRC				8
211.1Sskrll#define DISP_CC_MDSS_BYTE1_DIV_CLK_SRC				9
221.1Sskrll#define DISP_CC_MDSS_BYTE1_INTF_CLK				10
231.1Sskrll#define DISP_CC_MDSS_DPTX0_AUX_CLK				11
241.1Sskrll#define DISP_CC_MDSS_DPTX0_AUX_CLK_SRC				12
251.1Sskrll#define DISP_CC_MDSS_DPTX0_CRYPTO_CLK				13
261.1Sskrll#define DISP_CC_MDSS_DPTX0_LINK_CLK				14
271.1Sskrll#define DISP_CC_MDSS_DPTX0_LINK_CLK_SRC				15
281.1Sskrll#define DISP_CC_MDSS_DPTX0_LINK_DIV_CLK_SRC			16
291.1Sskrll#define DISP_CC_MDSS_DPTX0_LINK_INTF_CLK			17
301.1Sskrll#define DISP_CC_MDSS_DPTX0_PIXEL0_CLK				18
311.1Sskrll#define DISP_CC_MDSS_DPTX0_PIXEL0_CLK_SRC			19
321.1Sskrll#define DISP_CC_MDSS_DPTX0_PIXEL1_CLK				20
331.1Sskrll#define DISP_CC_MDSS_DPTX0_PIXEL1_CLK_SRC			21
341.1Sskrll#define DISP_CC_MDSS_DPTX0_USB_ROUTER_LINK_INTF_CLK		22
351.1Sskrll#define DISP_CC_MDSS_DPTX1_AUX_CLK				23
361.1Sskrll#define DISP_CC_MDSS_DPTX1_AUX_CLK_SRC				24
371.1Sskrll#define DISP_CC_MDSS_DPTX1_CRYPTO_CLK				25
381.1Sskrll#define DISP_CC_MDSS_DPTX1_LINK_CLK				26
391.1Sskrll#define DISP_CC_MDSS_DPTX1_LINK_CLK_SRC				27
401.1Sskrll#define DISP_CC_MDSS_DPTX1_LINK_DIV_CLK_SRC			28
411.1Sskrll#define DISP_CC_MDSS_DPTX1_LINK_INTF_CLK			29
421.1Sskrll#define DISP_CC_MDSS_DPTX1_PIXEL0_CLK				30
431.1Sskrll#define DISP_CC_MDSS_DPTX1_PIXEL0_CLK_SRC			31
441.1Sskrll#define DISP_CC_MDSS_DPTX1_PIXEL1_CLK				32
451.1Sskrll#define DISP_CC_MDSS_DPTX1_PIXEL1_CLK_SRC			33
461.1Sskrll#define DISP_CC_MDSS_DPTX1_USB_ROUTER_LINK_INTF_CLK		34
471.1Sskrll#define DISP_CC_MDSS_DPTX2_AUX_CLK				35
481.1Sskrll#define DISP_CC_MDSS_DPTX2_AUX_CLK_SRC				36
491.1Sskrll#define DISP_CC_MDSS_DPTX2_CRYPTO_CLK				37
501.1Sskrll#define DISP_CC_MDSS_DPTX2_LINK_CLK				38
511.1Sskrll#define DISP_CC_MDSS_DPTX2_LINK_CLK_SRC				39
521.1Sskrll#define DISP_CC_MDSS_DPTX2_LINK_DIV_CLK_SRC			40
531.1Sskrll#define DISP_CC_MDSS_DPTX2_LINK_INTF_CLK			41
541.1Sskrll#define DISP_CC_MDSS_DPTX2_PIXEL0_CLK				42
551.1Sskrll#define DISP_CC_MDSS_DPTX2_PIXEL0_CLK_SRC			43
561.1Sskrll#define DISP_CC_MDSS_DPTX2_PIXEL1_CLK				44
571.1Sskrll#define DISP_CC_MDSS_DPTX2_PIXEL1_CLK_SRC			45
581.1Sskrll#define DISP_CC_MDSS_DPTX3_AUX_CLK				46
591.1Sskrll#define DISP_CC_MDSS_DPTX3_AUX_CLK_SRC				47
601.1Sskrll#define DISP_CC_MDSS_DPTX3_CRYPTO_CLK				48
611.1Sskrll#define DISP_CC_MDSS_DPTX3_LINK_CLK				49
621.1Sskrll#define DISP_CC_MDSS_DPTX3_LINK_CLK_SRC				50
631.1Sskrll#define DISP_CC_MDSS_DPTX3_LINK_DIV_CLK_SRC			51
641.1Sskrll#define DISP_CC_MDSS_DPTX3_LINK_INTF_CLK			52
651.1Sskrll#define DISP_CC_MDSS_DPTX3_PIXEL0_CLK				53
661.1Sskrll#define DISP_CC_MDSS_DPTX3_PIXEL0_CLK_SRC			54
671.1Sskrll#define DISP_CC_MDSS_ESC0_CLK					55
681.1Sskrll#define DISP_CC_MDSS_ESC0_CLK_SRC				56
691.1Sskrll#define DISP_CC_MDSS_ESC1_CLK					57
701.1Sskrll#define DISP_CC_MDSS_ESC1_CLK_SRC				58
711.1Sskrll#define DISP_CC_MDSS_MDP1_CLK					59
721.1Sskrll#define DISP_CC_MDSS_MDP_CLK					60
731.1Sskrll#define DISP_CC_MDSS_MDP_CLK_SRC				61
741.1Sskrll#define DISP_CC_MDSS_MDP_LUT1_CLK				62
751.1Sskrll#define DISP_CC_MDSS_MDP_LUT_CLK				63
761.1Sskrll#define DISP_CC_MDSS_NON_GDSC_AHB_CLK				64
771.1Sskrll#define DISP_CC_MDSS_PCLK0_CLK					65
781.1Sskrll#define DISP_CC_MDSS_PCLK0_CLK_SRC				66
791.1Sskrll#define DISP_CC_MDSS_PCLK1_CLK					67
801.1Sskrll#define DISP_CC_MDSS_PCLK1_CLK_SRC				68
811.1Sskrll#define DISP_CC_MDSS_ROT1_CLK					69
821.1Sskrll#define DISP_CC_MDSS_ROT_CLK					70
831.1Sskrll#define DISP_CC_MDSS_ROT_CLK_SRC				71
841.1Sskrll#define DISP_CC_MDSS_RSCC_AHB_CLK				72
851.1Sskrll#define DISP_CC_MDSS_RSCC_VSYNC_CLK				73
861.1Sskrll#define DISP_CC_MDSS_VSYNC1_CLK					74
871.1Sskrll#define DISP_CC_MDSS_VSYNC_CLK					75
881.1Sskrll#define DISP_CC_MDSS_VSYNC_CLK_SRC				76
891.1Sskrll#define DISP_CC_PLL0						77
901.1Sskrll#define DISP_CC_PLL1						78
911.1Sskrll#define DISP_CC_SLEEP_CLK					79
921.1Sskrll#define DISP_CC_SLEEP_CLK_SRC					80
931.1Sskrll#define DISP_CC_XO_CLK						81
941.1Sskrll#define DISP_CC_XO_CLK_SRC					82
951.1Sskrll
961.1Sskrll/* DISP_CC resets */
971.1Sskrll#define DISP_CC_MDSS_CORE_BCR					0
981.1Sskrll#define DISP_CC_MDSS_CORE_INT2_BCR				1
991.1Sskrll#define DISP_CC_MDSS_RSCC_BCR					2
1001.1Sskrll
1011.1Sskrll/* DISP_CC GDSCR */
1021.1Sskrll#define MDSS_GDSC				0
1031.1Sskrll#define MDSS_INT2_GDSC				1
1041.1Sskrll
1051.1Sskrll#endif
106