11.1Sskrll/* $NetBSD: qcom,x1e80100-camcc.h,v 1.1.1.1 2026/01/18 05:21:37 skrll Exp $ */ 21.1Sskrll 31.1Sskrll/* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */ 41.1Sskrll/* 51.1Sskrll * Copyright (c) 2023, Qualcomm Innovation Center, Inc. All rights reserved. 61.1Sskrll */ 71.1Sskrll 81.1Sskrll#ifndef _DT_BINDINGS_CLK_QCOM_CAM_CC_X1E80100_H 91.1Sskrll#define _DT_BINDINGS_CLK_QCOM_CAM_CC_X1E80100_H 101.1Sskrll 111.1Sskrll/* CAM_CC clocks */ 121.1Sskrll#define CAM_CC_BPS_AHB_CLK 0 131.1Sskrll#define CAM_CC_BPS_CLK 1 141.1Sskrll#define CAM_CC_BPS_CLK_SRC 2 151.1Sskrll#define CAM_CC_BPS_FAST_AHB_CLK 3 161.1Sskrll#define CAM_CC_CAMNOC_AXI_NRT_CLK 4 171.1Sskrll#define CAM_CC_CAMNOC_AXI_RT_CLK 5 181.1Sskrll#define CAM_CC_CAMNOC_AXI_RT_CLK_SRC 6 191.1Sskrll#define CAM_CC_CAMNOC_DCD_XO_CLK 7 201.1Sskrll#define CAM_CC_CAMNOC_XO_CLK 8 211.1Sskrll#define CAM_CC_CCI_0_CLK 9 221.1Sskrll#define CAM_CC_CCI_0_CLK_SRC 10 231.1Sskrll#define CAM_CC_CCI_1_CLK 11 241.1Sskrll#define CAM_CC_CCI_1_CLK_SRC 12 251.1Sskrll#define CAM_CC_CORE_AHB_CLK 13 261.1Sskrll#define CAM_CC_CPAS_AHB_CLK 14 271.1Sskrll#define CAM_CC_CPAS_BPS_CLK 15 281.1Sskrll#define CAM_CC_CPAS_FAST_AHB_CLK 16 291.1Sskrll#define CAM_CC_CPAS_IFE_0_CLK 17 301.1Sskrll#define CAM_CC_CPAS_IFE_1_CLK 18 311.1Sskrll#define CAM_CC_CPAS_IFE_LITE_CLK 19 321.1Sskrll#define CAM_CC_CPAS_IPE_NPS_CLK 20 331.1Sskrll#define CAM_CC_CPAS_SFE_0_CLK 21 341.1Sskrll#define CAM_CC_CPHY_RX_CLK_SRC 22 351.1Sskrll#define CAM_CC_CSI0PHYTIMER_CLK 23 361.1Sskrll#define CAM_CC_CSI0PHYTIMER_CLK_SRC 24 371.1Sskrll#define CAM_CC_CSI1PHYTIMER_CLK 25 381.1Sskrll#define CAM_CC_CSI1PHYTIMER_CLK_SRC 26 391.1Sskrll#define CAM_CC_CSI2PHYTIMER_CLK 27 401.1Sskrll#define CAM_CC_CSI2PHYTIMER_CLK_SRC 28 411.1Sskrll#define CAM_CC_CSI3PHYTIMER_CLK 29 421.1Sskrll#define CAM_CC_CSI3PHYTIMER_CLK_SRC 30 431.1Sskrll#define CAM_CC_CSI4PHYTIMER_CLK 31 441.1Sskrll#define CAM_CC_CSI4PHYTIMER_CLK_SRC 32 451.1Sskrll#define CAM_CC_CSI5PHYTIMER_CLK 33 461.1Sskrll#define CAM_CC_CSI5PHYTIMER_CLK_SRC 34 471.1Sskrll#define CAM_CC_CSID_CLK 35 481.1Sskrll#define CAM_CC_CSID_CLK_SRC 36 491.1Sskrll#define CAM_CC_CSID_CSIPHY_RX_CLK 37 501.1Sskrll#define CAM_CC_CSIPHY0_CLK 38 511.1Sskrll#define CAM_CC_CSIPHY1_CLK 39 521.1Sskrll#define CAM_CC_CSIPHY2_CLK 40 531.1Sskrll#define CAM_CC_CSIPHY3_CLK 41 541.1Sskrll#define CAM_CC_CSIPHY4_CLK 42 551.1Sskrll#define CAM_CC_CSIPHY5_CLK 43 561.1Sskrll#define CAM_CC_FAST_AHB_CLK_SRC 44 571.1Sskrll#define CAM_CC_GDSC_CLK 45 581.1Sskrll#define CAM_CC_ICP_AHB_CLK 46 591.1Sskrll#define CAM_CC_ICP_CLK 47 601.1Sskrll#define CAM_CC_ICP_CLK_SRC 48 611.1Sskrll#define CAM_CC_IFE_0_CLK 49 621.1Sskrll#define CAM_CC_IFE_0_CLK_SRC 50 631.1Sskrll#define CAM_CC_IFE_0_DSP_CLK 51 641.1Sskrll#define CAM_CC_IFE_0_FAST_AHB_CLK 52 651.1Sskrll#define CAM_CC_IFE_1_CLK 53 661.1Sskrll#define CAM_CC_IFE_1_CLK_SRC 54 671.1Sskrll#define CAM_CC_IFE_1_DSP_CLK 55 681.1Sskrll#define CAM_CC_IFE_1_FAST_AHB_CLK 56 691.1Sskrll#define CAM_CC_IFE_LITE_AHB_CLK 57 701.1Sskrll#define CAM_CC_IFE_LITE_CLK 58 711.1Sskrll#define CAM_CC_IFE_LITE_CLK_SRC 59 721.1Sskrll#define CAM_CC_IFE_LITE_CPHY_RX_CLK 60 731.1Sskrll#define CAM_CC_IFE_LITE_CSID_CLK 61 741.1Sskrll#define CAM_CC_IFE_LITE_CSID_CLK_SRC 62 751.1Sskrll#define CAM_CC_IPE_NPS_AHB_CLK 63 761.1Sskrll#define CAM_CC_IPE_NPS_CLK 64 771.1Sskrll#define CAM_CC_IPE_NPS_CLK_SRC 65 781.1Sskrll#define CAM_CC_IPE_NPS_FAST_AHB_CLK 66 791.1Sskrll#define CAM_CC_IPE_PPS_CLK 67 801.1Sskrll#define CAM_CC_IPE_PPS_FAST_AHB_CLK 68 811.1Sskrll#define CAM_CC_JPEG_CLK 69 821.1Sskrll#define CAM_CC_JPEG_CLK_SRC 70 831.1Sskrll#define CAM_CC_MCLK0_CLK 71 841.1Sskrll#define CAM_CC_MCLK0_CLK_SRC 72 851.1Sskrll#define CAM_CC_MCLK1_CLK 73 861.1Sskrll#define CAM_CC_MCLK1_CLK_SRC 74 871.1Sskrll#define CAM_CC_MCLK2_CLK 75 881.1Sskrll#define CAM_CC_MCLK2_CLK_SRC 76 891.1Sskrll#define CAM_CC_MCLK3_CLK 77 901.1Sskrll#define CAM_CC_MCLK3_CLK_SRC 78 911.1Sskrll#define CAM_CC_MCLK4_CLK 79 921.1Sskrll#define CAM_CC_MCLK4_CLK_SRC 80 931.1Sskrll#define CAM_CC_MCLK5_CLK 81 941.1Sskrll#define CAM_CC_MCLK5_CLK_SRC 82 951.1Sskrll#define CAM_CC_MCLK6_CLK 83 961.1Sskrll#define CAM_CC_MCLK6_CLK_SRC 84 971.1Sskrll#define CAM_CC_MCLK7_CLK 85 981.1Sskrll#define CAM_CC_MCLK7_CLK_SRC 86 991.1Sskrll#define CAM_CC_PLL0 87 1001.1Sskrll#define CAM_CC_PLL0_OUT_EVEN 88 1011.1Sskrll#define CAM_CC_PLL0_OUT_ODD 89 1021.1Sskrll#define CAM_CC_PLL1 90 1031.1Sskrll#define CAM_CC_PLL1_OUT_EVEN 91 1041.1Sskrll#define CAM_CC_PLL2 92 1051.1Sskrll#define CAM_CC_PLL3 93 1061.1Sskrll#define CAM_CC_PLL3_OUT_EVEN 94 1071.1Sskrll#define CAM_CC_PLL4 95 1081.1Sskrll#define CAM_CC_PLL4_OUT_EVEN 96 1091.1Sskrll#define CAM_CC_PLL6 97 1101.1Sskrll#define CAM_CC_PLL6_OUT_EVEN 98 1111.1Sskrll#define CAM_CC_PLL8 99 1121.1Sskrll#define CAM_CC_PLL8_OUT_EVEN 100 1131.1Sskrll#define CAM_CC_SFE_0_CLK 101 1141.1Sskrll#define CAM_CC_SFE_0_CLK_SRC 102 1151.1Sskrll#define CAM_CC_SFE_0_FAST_AHB_CLK 103 1161.1Sskrll#define CAM_CC_SLEEP_CLK 104 1171.1Sskrll#define CAM_CC_SLEEP_CLK_SRC 105 1181.1Sskrll#define CAM_CC_SLOW_AHB_CLK_SRC 106 1191.1Sskrll#define CAM_CC_XO_CLK_SRC 107 1201.1Sskrll 1211.1Sskrll/* CAM_CC power domains */ 1221.1Sskrll#define CAM_CC_BPS_GDSC 0 1231.1Sskrll#define CAM_CC_IFE_0_GDSC 1 1241.1Sskrll#define CAM_CC_IFE_1_GDSC 2 1251.1Sskrll#define CAM_CC_IPE_0_GDSC 3 1261.1Sskrll#define CAM_CC_SFE_0_GDSC 4 1271.1Sskrll#define CAM_CC_TITAN_TOP_GDSC 5 1281.1Sskrll 1291.1Sskrll/* CAM_CC resets */ 1301.1Sskrll#define CAM_CC_BPS_BCR 0 1311.1Sskrll#define CAM_CC_ICP_BCR 1 1321.1Sskrll#define CAM_CC_IFE_0_BCR 2 1331.1Sskrll#define CAM_CC_IFE_1_BCR 3 1341.1Sskrll#define CAM_CC_IPE_0_BCR 4 1351.1Sskrll#define CAM_CC_SFE_0_BCR 5 1361.1Sskrll 1371.1Sskrll#endif 138