11.1Sskrll/*	$NetBSD: qcom,x1e80100-dispcc.h,v 1.1.1.1 2026/01/18 05:21:37 skrll Exp $	*/
21.1Sskrll
31.1Sskrll/* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */
41.1Sskrll/*
51.1Sskrll * Copyright (c) 2023, Qualcomm Innovation Center, Inc. All rights reserved.
61.1Sskrll */
71.1Sskrll
81.1Sskrll#ifndef _DT_BINDINGS_CLK_QCOM_X1E80100_DISP_CC_H
91.1Sskrll#define _DT_BINDINGS_CLK_QCOM_X1E80100_DISP_CC_H
101.1Sskrll
111.1Sskrll/* DISP_CC clocks */
121.1Sskrll#define DISP_CC_MDSS_ACCU_CLK					0
131.1Sskrll#define DISP_CC_MDSS_AHB1_CLK					1
141.1Sskrll#define DISP_CC_MDSS_AHB_CLK					2
151.1Sskrll#define DISP_CC_MDSS_AHB_CLK_SRC				3
161.1Sskrll#define DISP_CC_MDSS_BYTE0_CLK					4
171.1Sskrll#define DISP_CC_MDSS_BYTE0_CLK_SRC				5
181.1Sskrll#define DISP_CC_MDSS_BYTE0_DIV_CLK_SRC				6
191.1Sskrll#define DISP_CC_MDSS_BYTE0_INTF_CLK				7
201.1Sskrll#define DISP_CC_MDSS_BYTE1_CLK					8
211.1Sskrll#define DISP_CC_MDSS_BYTE1_CLK_SRC				9
221.1Sskrll#define DISP_CC_MDSS_BYTE1_DIV_CLK_SRC				10
231.1Sskrll#define DISP_CC_MDSS_BYTE1_INTF_CLK				11
241.1Sskrll#define DISP_CC_MDSS_DPTX0_AUX_CLK				12
251.1Sskrll#define DISP_CC_MDSS_DPTX0_AUX_CLK_SRC				13
261.1Sskrll#define DISP_CC_MDSS_DPTX0_LINK_CLK				14
271.1Sskrll#define DISP_CC_MDSS_DPTX0_LINK_CLK_SRC				15
281.1Sskrll#define DISP_CC_MDSS_DPTX0_LINK_DIV_CLK_SRC			16
291.1Sskrll#define DISP_CC_MDSS_DPTX0_LINK_INTF_CLK			17
301.1Sskrll#define DISP_CC_MDSS_DPTX0_PIXEL0_CLK				18
311.1Sskrll#define DISP_CC_MDSS_DPTX0_PIXEL0_CLK_SRC			19
321.1Sskrll#define DISP_CC_MDSS_DPTX0_PIXEL1_CLK				20
331.1Sskrll#define DISP_CC_MDSS_DPTX0_PIXEL1_CLK_SRC			21
341.1Sskrll#define DISP_CC_MDSS_DPTX0_USB_ROUTER_LINK_INTF_CLK		22
351.1Sskrll#define DISP_CC_MDSS_DPTX1_AUX_CLK				23
361.1Sskrll#define DISP_CC_MDSS_DPTX1_AUX_CLK_SRC				24
371.1Sskrll#define DISP_CC_MDSS_DPTX1_LINK_CLK				25
381.1Sskrll#define DISP_CC_MDSS_DPTX1_LINK_CLK_SRC				26
391.1Sskrll#define DISP_CC_MDSS_DPTX1_LINK_DIV_CLK_SRC			27
401.1Sskrll#define DISP_CC_MDSS_DPTX1_LINK_INTF_CLK			28
411.1Sskrll#define DISP_CC_MDSS_DPTX1_PIXEL0_CLK				29
421.1Sskrll#define DISP_CC_MDSS_DPTX1_PIXEL0_CLK_SRC			30
431.1Sskrll#define DISP_CC_MDSS_DPTX1_PIXEL1_CLK				31
441.1Sskrll#define DISP_CC_MDSS_DPTX1_PIXEL1_CLK_SRC			32
451.1Sskrll#define DISP_CC_MDSS_DPTX1_USB_ROUTER_LINK_INTF_CLK		33
461.1Sskrll#define DISP_CC_MDSS_DPTX2_AUX_CLK				34
471.1Sskrll#define DISP_CC_MDSS_DPTX2_AUX_CLK_SRC				35
481.1Sskrll#define DISP_CC_MDSS_DPTX2_LINK_CLK				36
491.1Sskrll#define DISP_CC_MDSS_DPTX2_LINK_CLK_SRC				37
501.1Sskrll#define DISP_CC_MDSS_DPTX2_LINK_DIV_CLK_SRC			38
511.1Sskrll#define DISP_CC_MDSS_DPTX2_LINK_INTF_CLK			39
521.1Sskrll#define DISP_CC_MDSS_DPTX2_PIXEL0_CLK				40
531.1Sskrll#define DISP_CC_MDSS_DPTX2_PIXEL0_CLK_SRC			41
541.1Sskrll#define DISP_CC_MDSS_DPTX2_PIXEL1_CLK				42
551.1Sskrll#define DISP_CC_MDSS_DPTX2_PIXEL1_CLK_SRC			43
561.1Sskrll#define DISP_CC_MDSS_DPTX2_USB_ROUTER_LINK_INTF_CLK		44
571.1Sskrll#define DISP_CC_MDSS_DPTX3_AUX_CLK				45
581.1Sskrll#define DISP_CC_MDSS_DPTX3_AUX_CLK_SRC				46
591.1Sskrll#define DISP_CC_MDSS_DPTX3_LINK_CLK				47
601.1Sskrll#define DISP_CC_MDSS_DPTX3_LINK_CLK_SRC				48
611.1Sskrll#define DISP_CC_MDSS_DPTX3_LINK_DIV_CLK_SRC			49
621.1Sskrll#define DISP_CC_MDSS_DPTX3_LINK_INTF_CLK			50
631.1Sskrll#define DISP_CC_MDSS_DPTX3_PIXEL0_CLK				51
641.1Sskrll#define DISP_CC_MDSS_DPTX3_PIXEL0_CLK_SRC			52
651.1Sskrll#define DISP_CC_MDSS_ESC0_CLK					53
661.1Sskrll#define DISP_CC_MDSS_ESC0_CLK_SRC				54
671.1Sskrll#define DISP_CC_MDSS_ESC1_CLK					55
681.1Sskrll#define DISP_CC_MDSS_ESC1_CLK_SRC				56
691.1Sskrll#define DISP_CC_MDSS_MDP1_CLK					57
701.1Sskrll#define DISP_CC_MDSS_MDP_CLK					58
711.1Sskrll#define DISP_CC_MDSS_MDP_CLK_SRC				59
721.1Sskrll#define DISP_CC_MDSS_MDP_LUT1_CLK				60
731.1Sskrll#define DISP_CC_MDSS_MDP_LUT_CLK				61
741.1Sskrll#define DISP_CC_MDSS_NON_GDSC_AHB_CLK				62
751.1Sskrll#define DISP_CC_MDSS_PCLK0_CLK					63
761.1Sskrll#define DISP_CC_MDSS_PCLK0_CLK_SRC				64
771.1Sskrll#define DISP_CC_MDSS_PCLK1_CLK					65
781.1Sskrll#define DISP_CC_MDSS_PCLK1_CLK_SRC				66
791.1Sskrll#define DISP_CC_MDSS_RSCC_AHB_CLK				67
801.1Sskrll#define DISP_CC_MDSS_RSCC_VSYNC_CLK				68
811.1Sskrll#define DISP_CC_MDSS_VSYNC1_CLK					69
821.1Sskrll#define DISP_CC_MDSS_VSYNC_CLK					70
831.1Sskrll#define DISP_CC_MDSS_VSYNC_CLK_SRC				71
841.1Sskrll#define DISP_CC_PLL0						72
851.1Sskrll#define DISP_CC_PLL1						73
861.1Sskrll#define DISP_CC_SLEEP_CLK					74
871.1Sskrll#define DISP_CC_SLEEP_CLK_SRC					75
881.1Sskrll#define DISP_CC_XO_CLK						76
891.1Sskrll#define DISP_CC_XO_CLK_SRC					77
901.1Sskrll
911.1Sskrll/* DISP_CC resets */
921.1Sskrll#define DISP_CC_MDSS_CORE_BCR					0
931.1Sskrll#define DISP_CC_MDSS_CORE_INT2_BCR				1
941.1Sskrll#define DISP_CC_MDSS_RSCC_BCR					2
951.1Sskrll
961.1Sskrll/* DISP_CC GDSCR */
971.1Sskrll#define MDSS_GDSC						0
981.1Sskrll#define MDSS_INT2_GDSC						1
991.1Sskrll
1001.1Sskrll#endif
101