11.1Sjmcneill/* $NetBSD: r8a7791-clock.h,v 1.1.1.4 2020/01/03 14:33:04 skrll Exp $ */ 21.1Sjmcneill 31.1.1.4Sskrll/* SPDX-License-Identifier: GPL-2.0-or-later */ 41.1Sjmcneill/* 51.1Sjmcneill * Copyright 2013 Ideas On Board SPRL 61.1Sjmcneill */ 71.1Sjmcneill 81.1Sjmcneill#ifndef __DT_BINDINGS_CLOCK_R8A7791_H__ 91.1Sjmcneill#define __DT_BINDINGS_CLOCK_R8A7791_H__ 101.1Sjmcneill 111.1Sjmcneill/* CPG */ 121.1Sjmcneill#define R8A7791_CLK_MAIN 0 131.1Sjmcneill#define R8A7791_CLK_PLL0 1 141.1Sjmcneill#define R8A7791_CLK_PLL1 2 151.1Sjmcneill#define R8A7791_CLK_PLL3 3 161.1Sjmcneill#define R8A7791_CLK_LB 4 171.1Sjmcneill#define R8A7791_CLK_QSPI 5 181.1Sjmcneill#define R8A7791_CLK_SDH 6 191.1Sjmcneill#define R8A7791_CLK_SD0 7 201.1Sjmcneill#define R8A7791_CLK_Z 8 211.1Sjmcneill#define R8A7791_CLK_RCAN 9 221.1Sjmcneill#define R8A7791_CLK_ADSP 10 231.1Sjmcneill 241.1Sjmcneill/* MSTP0 */ 251.1Sjmcneill#define R8A7791_CLK_MSIOF0 0 261.1Sjmcneill 271.1Sjmcneill/* MSTP1 */ 281.1Sjmcneill#define R8A7791_CLK_VCP0 1 291.1Sjmcneill#define R8A7791_CLK_VPC0 3 301.1Sjmcneill#define R8A7791_CLK_JPU 6 311.1Sjmcneill#define R8A7791_CLK_SSP1 9 321.1Sjmcneill#define R8A7791_CLK_TMU1 11 331.1Sjmcneill#define R8A7791_CLK_3DG 12 341.1Sjmcneill#define R8A7791_CLK_2DDMAC 15 351.1Sjmcneill#define R8A7791_CLK_FDP1_1 18 361.1Sjmcneill#define R8A7791_CLK_FDP1_0 19 371.1Sjmcneill#define R8A7791_CLK_TMU3 21 381.1Sjmcneill#define R8A7791_CLK_TMU2 22 391.1Sjmcneill#define R8A7791_CLK_CMT0 24 401.1Sjmcneill#define R8A7791_CLK_TMU0 25 411.1Sjmcneill#define R8A7791_CLK_VSP1_DU1 27 421.1Sjmcneill#define R8A7791_CLK_VSP1_DU0 28 431.1Sjmcneill#define R8A7791_CLK_VSP1_S 31 441.1Sjmcneill 451.1Sjmcneill/* MSTP2 */ 461.1Sjmcneill#define R8A7791_CLK_SCIFA2 2 471.1Sjmcneill#define R8A7791_CLK_SCIFA1 3 481.1Sjmcneill#define R8A7791_CLK_SCIFA0 4 491.1Sjmcneill#define R8A7791_CLK_MSIOF2 5 501.1Sjmcneill#define R8A7791_CLK_SCIFB0 6 511.1Sjmcneill#define R8A7791_CLK_SCIFB1 7 521.1Sjmcneill#define R8A7791_CLK_MSIOF1 8 531.1Sjmcneill#define R8A7791_CLK_SCIFB2 16 541.1Sjmcneill#define R8A7791_CLK_SYS_DMAC1 18 551.1Sjmcneill#define R8A7791_CLK_SYS_DMAC0 19 561.1Sjmcneill 571.1Sjmcneill/* MSTP3 */ 581.1Sjmcneill#define R8A7791_CLK_TPU0 4 591.1Sjmcneill#define R8A7791_CLK_SDHI2 11 601.1Sjmcneill#define R8A7791_CLK_SDHI1 12 611.1Sjmcneill#define R8A7791_CLK_SDHI0 14 621.1Sjmcneill#define R8A7791_CLK_MMCIF0 15 631.1Sjmcneill#define R8A7791_CLK_IIC0 18 641.1Sjmcneill#define R8A7791_CLK_PCIEC 19 651.1Sjmcneill#define R8A7791_CLK_IIC1 23 661.1Sjmcneill#define R8A7791_CLK_SSUSB 28 671.1Sjmcneill#define R8A7791_CLK_CMT1 29 681.1Sjmcneill#define R8A7791_CLK_USBDMAC0 30 691.1Sjmcneill#define R8A7791_CLK_USBDMAC1 31 701.1Sjmcneill 711.1Sjmcneill/* MSTP4 */ 721.1Sjmcneill#define R8A7791_CLK_IRQC 7 731.1.1.2Sjmcneill#define R8A7791_CLK_INTC_SYS 8 741.1Sjmcneill 751.1Sjmcneill/* MSTP5 */ 761.1Sjmcneill#define R8A7791_CLK_AUDIO_DMAC1 1 771.1Sjmcneill#define R8A7791_CLK_AUDIO_DMAC0 2 781.1Sjmcneill#define R8A7791_CLK_ADSP_MOD 6 791.1Sjmcneill#define R8A7791_CLK_THERMAL 22 801.1Sjmcneill#define R8A7791_CLK_PWM 23 811.1Sjmcneill 821.1Sjmcneill/* MSTP7 */ 831.1Sjmcneill#define R8A7791_CLK_EHCI 3 841.1Sjmcneill#define R8A7791_CLK_HSUSB 4 851.1Sjmcneill#define R8A7791_CLK_HSCIF2 13 861.1Sjmcneill#define R8A7791_CLK_SCIF5 14 871.1Sjmcneill#define R8A7791_CLK_SCIF4 15 881.1Sjmcneill#define R8A7791_CLK_HSCIF1 16 891.1Sjmcneill#define R8A7791_CLK_HSCIF0 17 901.1Sjmcneill#define R8A7791_CLK_SCIF3 18 911.1Sjmcneill#define R8A7791_CLK_SCIF2 19 921.1Sjmcneill#define R8A7791_CLK_SCIF1 20 931.1Sjmcneill#define R8A7791_CLK_SCIF0 21 941.1Sjmcneill#define R8A7791_CLK_DU1 23 951.1Sjmcneill#define R8A7791_CLK_DU0 24 961.1Sjmcneill#define R8A7791_CLK_LVDS0 26 971.1Sjmcneill 981.1Sjmcneill/* MSTP8 */ 991.1Sjmcneill#define R8A7791_CLK_IPMMU_SGX 0 1001.1Sjmcneill#define R8A7791_CLK_MLB 2 1011.1Sjmcneill#define R8A7791_CLK_VIN2 9 1021.1Sjmcneill#define R8A7791_CLK_VIN1 10 1031.1Sjmcneill#define R8A7791_CLK_VIN0 11 1041.1Sjmcneill#define R8A7791_CLK_ETHERAVB 12 1051.1Sjmcneill#define R8A7791_CLK_ETHER 13 1061.1Sjmcneill#define R8A7791_CLK_SATA1 14 1071.1Sjmcneill#define R8A7791_CLK_SATA0 15 1081.1Sjmcneill 1091.1Sjmcneill/* MSTP9 */ 1101.1.1.3Sjmcneill#define R8A7791_CLK_GYROADC 1 1111.1Sjmcneill#define R8A7791_CLK_GPIO7 4 1121.1Sjmcneill#define R8A7791_CLK_GPIO6 5 1131.1Sjmcneill#define R8A7791_CLK_GPIO5 7 1141.1Sjmcneill#define R8A7791_CLK_GPIO4 8 1151.1Sjmcneill#define R8A7791_CLK_GPIO3 9 1161.1Sjmcneill#define R8A7791_CLK_GPIO2 10 1171.1Sjmcneill#define R8A7791_CLK_GPIO1 11 1181.1Sjmcneill#define R8A7791_CLK_GPIO0 12 1191.1Sjmcneill#define R8A7791_CLK_RCAN1 15 1201.1Sjmcneill#define R8A7791_CLK_RCAN0 16 1211.1Sjmcneill#define R8A7791_CLK_QSPI_MOD 17 1221.1Sjmcneill#define R8A7791_CLK_I2C5 25 1231.1Sjmcneill#define R8A7791_CLK_IICDVFS 26 1241.1Sjmcneill#define R8A7791_CLK_I2C4 27 1251.1Sjmcneill#define R8A7791_CLK_I2C3 28 1261.1Sjmcneill#define R8A7791_CLK_I2C2 29 1271.1Sjmcneill#define R8A7791_CLK_I2C1 30 1281.1Sjmcneill#define R8A7791_CLK_I2C0 31 1291.1Sjmcneill 1301.1Sjmcneill/* MSTP10 */ 1311.1Sjmcneill#define R8A7791_CLK_SSI_ALL 5 1321.1Sjmcneill#define R8A7791_CLK_SSI9 6 1331.1Sjmcneill#define R8A7791_CLK_SSI8 7 1341.1Sjmcneill#define R8A7791_CLK_SSI7 8 1351.1Sjmcneill#define R8A7791_CLK_SSI6 9 1361.1Sjmcneill#define R8A7791_CLK_SSI5 10 1371.1Sjmcneill#define R8A7791_CLK_SSI4 11 1381.1Sjmcneill#define R8A7791_CLK_SSI3 12 1391.1Sjmcneill#define R8A7791_CLK_SSI2 13 1401.1Sjmcneill#define R8A7791_CLK_SSI1 14 1411.1Sjmcneill#define R8A7791_CLK_SSI0 15 1421.1Sjmcneill#define R8A7791_CLK_SCU_ALL 17 1431.1Sjmcneill#define R8A7791_CLK_SCU_DVC1 18 1441.1Sjmcneill#define R8A7791_CLK_SCU_DVC0 19 1451.1Sjmcneill#define R8A7791_CLK_SCU_CTU1_MIX1 20 1461.1Sjmcneill#define R8A7791_CLK_SCU_CTU0_MIX0 21 1471.1Sjmcneill#define R8A7791_CLK_SCU_SRC9 22 1481.1Sjmcneill#define R8A7791_CLK_SCU_SRC8 23 1491.1Sjmcneill#define R8A7791_CLK_SCU_SRC7 24 1501.1Sjmcneill#define R8A7791_CLK_SCU_SRC6 25 1511.1Sjmcneill#define R8A7791_CLK_SCU_SRC5 26 1521.1Sjmcneill#define R8A7791_CLK_SCU_SRC4 27 1531.1Sjmcneill#define R8A7791_CLK_SCU_SRC3 28 1541.1Sjmcneill#define R8A7791_CLK_SCU_SRC2 29 1551.1Sjmcneill#define R8A7791_CLK_SCU_SRC1 30 1561.1Sjmcneill#define R8A7791_CLK_SCU_SRC0 31 1571.1Sjmcneill 1581.1Sjmcneill/* MSTP11 */ 1591.1Sjmcneill#define R8A7791_CLK_SCIFA3 6 1601.1Sjmcneill#define R8A7791_CLK_SCIFA4 7 1611.1Sjmcneill#define R8A7791_CLK_SCIFA5 8 1621.1Sjmcneill 1631.1Sjmcneill#endif /* __DT_BINDINGS_CLOCK_R8A7791_H__ */ 164