11.1Sjmcneill/*	$NetBSD: r8a7793-clock.h,v 1.1.1.3 2019/01/22 14:57:01 jmcneill Exp $	*/
21.1Sjmcneill
31.1.1.3Sjmcneill/* SPDX-License-Identifier: GPL-2.0
41.1.1.3Sjmcneill *
51.1Sjmcneill * r8a7793 clock definition
61.1Sjmcneill *
71.1Sjmcneill * Copyright (C) 2014  Renesas Electronics Corporation
81.1Sjmcneill */
91.1Sjmcneill
101.1Sjmcneill#ifndef __DT_BINDINGS_CLOCK_R8A7793_H__
111.1Sjmcneill#define __DT_BINDINGS_CLOCK_R8A7793_H__
121.1Sjmcneill
131.1Sjmcneill/* CPG */
141.1Sjmcneill#define R8A7793_CLK_MAIN		0
151.1Sjmcneill#define R8A7793_CLK_PLL0		1
161.1Sjmcneill#define R8A7793_CLK_PLL1		2
171.1Sjmcneill#define R8A7793_CLK_PLL3		3
181.1Sjmcneill#define R8A7793_CLK_LB			4
191.1Sjmcneill#define R8A7793_CLK_QSPI		5
201.1Sjmcneill#define R8A7793_CLK_SDH			6
211.1Sjmcneill#define R8A7793_CLK_SD0			7
221.1Sjmcneill#define R8A7793_CLK_Z			8
231.1Sjmcneill#define R8A7793_CLK_RCAN		9
241.1Sjmcneill#define R8A7793_CLK_ADSP		10
251.1Sjmcneill
261.1Sjmcneill/* MSTP0 */
271.1Sjmcneill#define R8A7793_CLK_MSIOF0		0
281.1Sjmcneill
291.1Sjmcneill/* MSTP1 */
301.1Sjmcneill#define R8A7793_CLK_VCP0		1
311.1Sjmcneill#define R8A7793_CLK_VPC0		3
321.1Sjmcneill#define R8A7793_CLK_SSP1		9
331.1Sjmcneill#define R8A7793_CLK_TMU1		11
341.1Sjmcneill#define R8A7793_CLK_3DG			12
351.1Sjmcneill#define R8A7793_CLK_2DDMAC		15
361.1Sjmcneill#define R8A7793_CLK_FDP1_1		18
371.1Sjmcneill#define R8A7793_CLK_FDP1_0		19
381.1Sjmcneill#define R8A7793_CLK_TMU3		21
391.1Sjmcneill#define R8A7793_CLK_TMU2		22
401.1Sjmcneill#define R8A7793_CLK_CMT0		24
411.1Sjmcneill#define R8A7793_CLK_TMU0		25
421.1Sjmcneill#define R8A7793_CLK_VSP1_DU1		27
431.1Sjmcneill#define R8A7793_CLK_VSP1_DU0		28
441.1Sjmcneill#define R8A7793_CLK_VSP1_S		31
451.1Sjmcneill
461.1Sjmcneill/* MSTP2 */
471.1Sjmcneill#define R8A7793_CLK_SCIFA2		2
481.1Sjmcneill#define R8A7793_CLK_SCIFA1		3
491.1Sjmcneill#define R8A7793_CLK_SCIFA0		4
501.1Sjmcneill#define R8A7793_CLK_MSIOF2		5
511.1Sjmcneill#define R8A7793_CLK_SCIFB0		6
521.1Sjmcneill#define R8A7793_CLK_SCIFB1		7
531.1Sjmcneill#define R8A7793_CLK_MSIOF1		8
541.1Sjmcneill#define R8A7793_CLK_SCIFB2		16
551.1Sjmcneill#define R8A7793_CLK_SYS_DMAC1		18
561.1Sjmcneill#define R8A7793_CLK_SYS_DMAC0		19
571.1Sjmcneill
581.1Sjmcneill/* MSTP3 */
591.1Sjmcneill#define R8A7793_CLK_TPU0		4
601.1Sjmcneill#define R8A7793_CLK_SDHI2		11
611.1Sjmcneill#define R8A7793_CLK_SDHI1		12
621.1Sjmcneill#define R8A7793_CLK_SDHI0		14
631.1Sjmcneill#define R8A7793_CLK_MMCIF0		15
641.1Sjmcneill#define R8A7793_CLK_IIC0		18
651.1Sjmcneill#define R8A7793_CLK_PCIEC		19
661.1Sjmcneill#define R8A7793_CLK_IIC1		23
671.1Sjmcneill#define R8A7793_CLK_SSUSB		28
681.1Sjmcneill#define R8A7793_CLK_CMT1		29
691.1Sjmcneill#define R8A7793_CLK_USBDMAC0		30
701.1Sjmcneill#define R8A7793_CLK_USBDMAC1		31
711.1Sjmcneill
721.1Sjmcneill/* MSTP4 */
731.1Sjmcneill#define R8A7793_CLK_IRQC		7
741.1.1.2Sjmcneill#define R8A7793_CLK_INTC_SYS		8
751.1Sjmcneill
761.1Sjmcneill/* MSTP5 */
771.1.1.2Sjmcneill#define R8A7793_CLK_AUDIO_DMAC1		1
781.1.1.2Sjmcneill#define R8A7793_CLK_AUDIO_DMAC0		2
791.1Sjmcneill#define R8A7793_CLK_ADSP_MOD		6
801.1Sjmcneill#define R8A7793_CLK_THERMAL		22
811.1Sjmcneill#define R8A7793_CLK_PWM			23
821.1Sjmcneill
831.1Sjmcneill/* MSTP7 */
841.1Sjmcneill#define R8A7793_CLK_EHCI		3
851.1Sjmcneill#define R8A7793_CLK_HSUSB		4
861.1Sjmcneill#define R8A7793_CLK_HSCIF2		13
871.1Sjmcneill#define R8A7793_CLK_SCIF5		14
881.1Sjmcneill#define R8A7793_CLK_SCIF4		15
891.1Sjmcneill#define R8A7793_CLK_HSCIF1		16
901.1Sjmcneill#define R8A7793_CLK_HSCIF0		17
911.1Sjmcneill#define R8A7793_CLK_SCIF3		18
921.1Sjmcneill#define R8A7793_CLK_SCIF2		19
931.1Sjmcneill#define R8A7793_CLK_SCIF1		20
941.1Sjmcneill#define R8A7793_CLK_SCIF0		21
951.1Sjmcneill#define R8A7793_CLK_DU1			23
961.1Sjmcneill#define R8A7793_CLK_DU0			24
971.1Sjmcneill#define R8A7793_CLK_LVDS0		26
981.1Sjmcneill
991.1Sjmcneill/* MSTP8 */
1001.1Sjmcneill#define R8A7793_CLK_IPMMU_SGX		0
1011.1Sjmcneill#define R8A7793_CLK_VIN2		9
1021.1Sjmcneill#define R8A7793_CLK_VIN1		10
1031.1Sjmcneill#define R8A7793_CLK_VIN0		11
1041.1Sjmcneill#define R8A7793_CLK_ETHER		13
1051.1Sjmcneill#define R8A7793_CLK_SATA1		14
1061.1Sjmcneill#define R8A7793_CLK_SATA0		15
1071.1Sjmcneill
1081.1Sjmcneill/* MSTP9 */
1091.1Sjmcneill#define R8A7793_CLK_GPIO7		4
1101.1Sjmcneill#define R8A7793_CLK_GPIO6		5
1111.1Sjmcneill#define R8A7793_CLK_GPIO5		7
1121.1Sjmcneill#define R8A7793_CLK_GPIO4		8
1131.1Sjmcneill#define R8A7793_CLK_GPIO3		9
1141.1Sjmcneill#define R8A7793_CLK_GPIO2		10
1151.1Sjmcneill#define R8A7793_CLK_GPIO1		11
1161.1Sjmcneill#define R8A7793_CLK_GPIO0		12
1171.1Sjmcneill#define R8A7793_CLK_RCAN1		15
1181.1Sjmcneill#define R8A7793_CLK_RCAN0		16
1191.1Sjmcneill#define R8A7793_CLK_QSPI_MOD		17
1201.1Sjmcneill#define R8A7793_CLK_I2C5		25
1211.1Sjmcneill#define R8A7793_CLK_IICDVFS		26
1221.1Sjmcneill#define R8A7793_CLK_I2C4		27
1231.1Sjmcneill#define R8A7793_CLK_I2C3		28
1241.1Sjmcneill#define R8A7793_CLK_I2C2		29
1251.1Sjmcneill#define R8A7793_CLK_I2C1		30
1261.1Sjmcneill#define R8A7793_CLK_I2C0		31
1271.1Sjmcneill
1281.1Sjmcneill/* MSTP10 */
1291.1Sjmcneill#define R8A7793_CLK_SSI_ALL		5
1301.1Sjmcneill#define R8A7793_CLK_SSI9		6
1311.1Sjmcneill#define R8A7793_CLK_SSI8		7
1321.1Sjmcneill#define R8A7793_CLK_SSI7		8
1331.1Sjmcneill#define R8A7793_CLK_SSI6		9
1341.1Sjmcneill#define R8A7793_CLK_SSI5		10
1351.1Sjmcneill#define R8A7793_CLK_SSI4		11
1361.1Sjmcneill#define R8A7793_CLK_SSI3		12
1371.1Sjmcneill#define R8A7793_CLK_SSI2		13
1381.1Sjmcneill#define R8A7793_CLK_SSI1		14
1391.1Sjmcneill#define R8A7793_CLK_SSI0		15
1401.1Sjmcneill#define R8A7793_CLK_SCU_ALL		17
1411.1Sjmcneill#define R8A7793_CLK_SCU_DVC1		18
1421.1Sjmcneill#define R8A7793_CLK_SCU_DVC0		19
1431.1Sjmcneill#define R8A7793_CLK_SCU_CTU1_MIX1	20
1441.1Sjmcneill#define R8A7793_CLK_SCU_CTU0_MIX0	21
1451.1Sjmcneill#define R8A7793_CLK_SCU_SRC9		22
1461.1Sjmcneill#define R8A7793_CLK_SCU_SRC8		23
1471.1Sjmcneill#define R8A7793_CLK_SCU_SRC7		24
1481.1Sjmcneill#define R8A7793_CLK_SCU_SRC6		25
1491.1Sjmcneill#define R8A7793_CLK_SCU_SRC5		26
1501.1Sjmcneill#define R8A7793_CLK_SCU_SRC4		27
1511.1Sjmcneill#define R8A7793_CLK_SCU_SRC3		28
1521.1Sjmcneill#define R8A7793_CLK_SCU_SRC2		29
1531.1Sjmcneill#define R8A7793_CLK_SCU_SRC1		30
1541.1Sjmcneill#define R8A7793_CLK_SCU_SRC0		31
1551.1Sjmcneill
1561.1Sjmcneill/* MSTP11 */
1571.1Sjmcneill#define R8A7793_CLK_SCIFA3		6
1581.1Sjmcneill#define R8A7793_CLK_SCIFA4		7
1591.1Sjmcneill#define R8A7793_CLK_SCIFA5		8
1601.1Sjmcneill
1611.1Sjmcneill#endif /* __DT_BINDINGS_CLOCK_R8A7793_H__ */
162