Home | History | Annotate | Line # | Download | only in clock
      1      1.1  jmcneill /*	$NetBSD: r8a7794-clock.h,v 1.1.1.3 2019/01/22 14:57:02 jmcneill Exp $	*/
      2      1.1  jmcneill 
      3  1.1.1.3  jmcneill /* SPDX-License-Identifier: GPL-2.0+
      4  1.1.1.3  jmcneill  *
      5      1.1  jmcneill  * Copyright (C) 2014 Renesas Electronics Corporation
      6      1.1  jmcneill  * Copyright 2013 Ideas On Board SPRL
      7      1.1  jmcneill  */
      8      1.1  jmcneill 
      9      1.1  jmcneill #ifndef __DT_BINDINGS_CLOCK_R8A7794_H__
     10      1.1  jmcneill #define __DT_BINDINGS_CLOCK_R8A7794_H__
     11      1.1  jmcneill 
     12      1.1  jmcneill /* CPG */
     13      1.1  jmcneill #define R8A7794_CLK_MAIN		0
     14      1.1  jmcneill #define R8A7794_CLK_PLL0		1
     15      1.1  jmcneill #define R8A7794_CLK_PLL1		2
     16      1.1  jmcneill #define R8A7794_CLK_PLL3		3
     17      1.1  jmcneill #define R8A7794_CLK_LB			4
     18      1.1  jmcneill #define R8A7794_CLK_QSPI		5
     19      1.1  jmcneill #define R8A7794_CLK_SDH			6
     20      1.1  jmcneill #define R8A7794_CLK_SD0			7
     21      1.1  jmcneill #define R8A7794_CLK_RCAN		8
     22      1.1  jmcneill 
     23      1.1  jmcneill /* MSTP0 */
     24      1.1  jmcneill #define R8A7794_CLK_MSIOF0		0
     25      1.1  jmcneill 
     26      1.1  jmcneill /* MSTP1 */
     27      1.1  jmcneill #define R8A7794_CLK_VCP0		1
     28      1.1  jmcneill #define R8A7794_CLK_VPC0		3
     29      1.1  jmcneill #define R8A7794_CLK_TMU1		11
     30      1.1  jmcneill #define R8A7794_CLK_3DG			12
     31      1.1  jmcneill #define R8A7794_CLK_2DDMAC		15
     32      1.1  jmcneill #define R8A7794_CLK_FDP1_0		19
     33      1.1  jmcneill #define R8A7794_CLK_TMU3		21
     34      1.1  jmcneill #define R8A7794_CLK_TMU2		22
     35      1.1  jmcneill #define R8A7794_CLK_CMT0		24
     36      1.1  jmcneill #define R8A7794_CLK_TMU0		25
     37      1.1  jmcneill #define R8A7794_CLK_VSP1_DU0		28
     38      1.1  jmcneill #define R8A7794_CLK_VSP1_S		31
     39      1.1  jmcneill 
     40      1.1  jmcneill /* MSTP2 */
     41      1.1  jmcneill #define R8A7794_CLK_SCIFA2		2
     42      1.1  jmcneill #define R8A7794_CLK_SCIFA1		3
     43      1.1  jmcneill #define R8A7794_CLK_SCIFA0		4
     44      1.1  jmcneill #define R8A7794_CLK_MSIOF2		5
     45      1.1  jmcneill #define R8A7794_CLK_SCIFB0		6
     46      1.1  jmcneill #define R8A7794_CLK_SCIFB1		7
     47      1.1  jmcneill #define R8A7794_CLK_MSIOF1		8
     48      1.1  jmcneill #define R8A7794_CLK_SCIFB2		16
     49      1.1  jmcneill #define R8A7794_CLK_SYS_DMAC1		18
     50      1.1  jmcneill #define R8A7794_CLK_SYS_DMAC0		19
     51      1.1  jmcneill 
     52      1.1  jmcneill /* MSTP3 */
     53      1.1  jmcneill #define R8A7794_CLK_SDHI2		11
     54      1.1  jmcneill #define R8A7794_CLK_SDHI1		12
     55      1.1  jmcneill #define R8A7794_CLK_SDHI0		14
     56      1.1  jmcneill #define R8A7794_CLK_MMCIF0		15
     57      1.1  jmcneill #define R8A7794_CLK_IIC0		18
     58      1.1  jmcneill #define R8A7794_CLK_IIC1		23
     59      1.1  jmcneill #define R8A7794_CLK_CMT1		29
     60      1.1  jmcneill #define R8A7794_CLK_USBDMAC0		30
     61      1.1  jmcneill #define R8A7794_CLK_USBDMAC1		31
     62      1.1  jmcneill 
     63      1.1  jmcneill /* MSTP4 */
     64      1.1  jmcneill #define R8A7794_CLK_IRQC		7
     65  1.1.1.2  jmcneill #define R8A7794_CLK_INTC_SYS		8
     66      1.1  jmcneill 
     67      1.1  jmcneill /* MSTP5 */
     68      1.1  jmcneill #define R8A7794_CLK_AUDIO_DMAC0		2
     69      1.1  jmcneill #define R8A7794_CLK_PWM			23
     70      1.1  jmcneill 
     71      1.1  jmcneill /* MSTP7 */
     72      1.1  jmcneill #define R8A7794_CLK_EHCI		3
     73      1.1  jmcneill #define R8A7794_CLK_HSUSB		4
     74      1.1  jmcneill #define R8A7794_CLK_HSCIF2		13
     75      1.1  jmcneill #define R8A7794_CLK_SCIF5		14
     76      1.1  jmcneill #define R8A7794_CLK_SCIF4		15
     77      1.1  jmcneill #define R8A7794_CLK_HSCIF1		16
     78      1.1  jmcneill #define R8A7794_CLK_HSCIF0		17
     79      1.1  jmcneill #define R8A7794_CLK_SCIF3		18
     80      1.1  jmcneill #define R8A7794_CLK_SCIF2		19
     81      1.1  jmcneill #define R8A7794_CLK_SCIF1		20
     82      1.1  jmcneill #define R8A7794_CLK_SCIF0		21
     83  1.1.1.2  jmcneill #define R8A7794_CLK_DU1			23
     84      1.1  jmcneill #define R8A7794_CLK_DU0			24
     85      1.1  jmcneill 
     86      1.1  jmcneill /* MSTP8 */
     87      1.1  jmcneill #define R8A7794_CLK_VIN1		10
     88      1.1  jmcneill #define R8A7794_CLK_VIN0		11
     89      1.1  jmcneill #define R8A7794_CLK_ETHERAVB		12
     90      1.1  jmcneill #define R8A7794_CLK_ETHER		13
     91      1.1  jmcneill 
     92      1.1  jmcneill /* MSTP9 */
     93      1.1  jmcneill #define R8A7794_CLK_GPIO6		5
     94      1.1  jmcneill #define R8A7794_CLK_GPIO5		7
     95      1.1  jmcneill #define R8A7794_CLK_GPIO4		8
     96      1.1  jmcneill #define R8A7794_CLK_GPIO3		9
     97      1.1  jmcneill #define R8A7794_CLK_GPIO2		10
     98      1.1  jmcneill #define R8A7794_CLK_GPIO1		11
     99      1.1  jmcneill #define R8A7794_CLK_GPIO0		12
    100      1.1  jmcneill #define R8A7794_CLK_RCAN1		15
    101      1.1  jmcneill #define R8A7794_CLK_RCAN0		16
    102      1.1  jmcneill #define R8A7794_CLK_QSPI_MOD		17
    103      1.1  jmcneill #define R8A7794_CLK_I2C5		25
    104      1.1  jmcneill #define R8A7794_CLK_I2C4		27
    105      1.1  jmcneill #define R8A7794_CLK_I2C3		28
    106      1.1  jmcneill #define R8A7794_CLK_I2C2		29
    107      1.1  jmcneill #define R8A7794_CLK_I2C1		30
    108      1.1  jmcneill #define R8A7794_CLK_I2C0		31
    109      1.1  jmcneill 
    110      1.1  jmcneill /* MSTP10 */
    111      1.1  jmcneill #define R8A7794_CLK_SSI_ALL		5
    112      1.1  jmcneill #define R8A7794_CLK_SSI9		6
    113      1.1  jmcneill #define R8A7794_CLK_SSI8		7
    114      1.1  jmcneill #define R8A7794_CLK_SSI7		8
    115      1.1  jmcneill #define R8A7794_CLK_SSI6		9
    116      1.1  jmcneill #define R8A7794_CLK_SSI5		10
    117      1.1  jmcneill #define R8A7794_CLK_SSI4		11
    118      1.1  jmcneill #define R8A7794_CLK_SSI3		12
    119      1.1  jmcneill #define R8A7794_CLK_SSI2		13
    120      1.1  jmcneill #define R8A7794_CLK_SSI1		14
    121      1.1  jmcneill #define R8A7794_CLK_SSI0		15
    122      1.1  jmcneill #define R8A7794_CLK_SCU_ALL		17
    123      1.1  jmcneill #define R8A7794_CLK_SCU_DVC1		18
    124      1.1  jmcneill #define R8A7794_CLK_SCU_DVC0		19
    125      1.1  jmcneill #define R8A7794_CLK_SCU_CTU1_MIX1	20
    126      1.1  jmcneill #define R8A7794_CLK_SCU_CTU0_MIX0	21
    127      1.1  jmcneill #define R8A7794_CLK_SCU_SRC6		25
    128      1.1  jmcneill #define R8A7794_CLK_SCU_SRC5		26
    129      1.1  jmcneill #define R8A7794_CLK_SCU_SRC4		27
    130      1.1  jmcneill #define R8A7794_CLK_SCU_SRC3		28
    131      1.1  jmcneill #define R8A7794_CLK_SCU_SRC2		29
    132      1.1  jmcneill #define R8A7794_CLK_SCU_SRC1		30
    133      1.1  jmcneill 
    134      1.1  jmcneill /* MSTP11 */
    135      1.1  jmcneill #define R8A7794_CLK_SCIFA3		6
    136      1.1  jmcneill #define R8A7794_CLK_SCIFA4		7
    137      1.1  jmcneill #define R8A7794_CLK_SCIFA5		8
    138      1.1  jmcneill 
    139      1.1  jmcneill #endif /* __DT_BINDINGS_CLOCK_R8A7794_H__ */
    140