1 1.1 jmcneill /* $NetBSD: r8a77980-cpg-mssr.h,v 1.1.1.1 2018/04/28 18:25:53 jmcneill Exp $ */ 2 1.1 jmcneill 3 1.1 jmcneill /* SPDX-License-Identifier: GPL-2.0+ */ 4 1.1 jmcneill /* 5 1.1 jmcneill * Copyright (C) 2018 Renesas Electronics Corp. 6 1.1 jmcneill * Copyright (C) 2018 Cogent Embedded, Inc. 7 1.1 jmcneill */ 8 1.1 jmcneill #ifndef __DT_BINDINGS_CLOCK_R8A77980_CPG_MSSR_H__ 9 1.1 jmcneill #define __DT_BINDINGS_CLOCK_R8A77980_CPG_MSSR_H__ 10 1.1 jmcneill 11 1.1 jmcneill #include <dt-bindings/clock/renesas-cpg-mssr.h> 12 1.1 jmcneill 13 1.1 jmcneill /* r8a77980 CPG Core Clocks */ 14 1.1 jmcneill #define R8A77980_CLK_Z2 0 15 1.1 jmcneill #define R8A77980_CLK_ZR 1 16 1.1 jmcneill #define R8A77980_CLK_ZTR 2 17 1.1 jmcneill #define R8A77980_CLK_ZTRD2 3 18 1.1 jmcneill #define R8A77980_CLK_ZT 4 19 1.1 jmcneill #define R8A77980_CLK_ZX 5 20 1.1 jmcneill #define R8A77980_CLK_S0D1 6 21 1.1 jmcneill #define R8A77980_CLK_S0D2 7 22 1.1 jmcneill #define R8A77980_CLK_S0D3 8 23 1.1 jmcneill #define R8A77980_CLK_S0D4 9 24 1.1 jmcneill #define R8A77980_CLK_S0D6 10 25 1.1 jmcneill #define R8A77980_CLK_S0D12 11 26 1.1 jmcneill #define R8A77980_CLK_S0D24 12 27 1.1 jmcneill #define R8A77980_CLK_S1D1 13 28 1.1 jmcneill #define R8A77980_CLK_S1D2 14 29 1.1 jmcneill #define R8A77980_CLK_S1D4 15 30 1.1 jmcneill #define R8A77980_CLK_S2D1 16 31 1.1 jmcneill #define R8A77980_CLK_S2D2 17 32 1.1 jmcneill #define R8A77980_CLK_S2D4 18 33 1.1 jmcneill #define R8A77980_CLK_S3D1 19 34 1.1 jmcneill #define R8A77980_CLK_S3D2 20 35 1.1 jmcneill #define R8A77980_CLK_S3D4 21 36 1.1 jmcneill #define R8A77980_CLK_LB 22 37 1.1 jmcneill #define R8A77980_CLK_CL 23 38 1.1 jmcneill #define R8A77980_CLK_ZB3 24 39 1.1 jmcneill #define R8A77980_CLK_ZB3D2 25 40 1.1 jmcneill #define R8A77980_CLK_ZB3D4 26 41 1.1 jmcneill #define R8A77980_CLK_SD0H 27 42 1.1 jmcneill #define R8A77980_CLK_SD0 28 43 1.1 jmcneill #define R8A77980_CLK_RPC 29 44 1.1 jmcneill #define R8A77980_CLK_RPCD2 30 45 1.1 jmcneill #define R8A77980_CLK_MSO 31 46 1.1 jmcneill #define R8A77980_CLK_CANFD 32 47 1.1 jmcneill #define R8A77980_CLK_CSI0 33 48 1.1 jmcneill #define R8A77980_CLK_CP 34 49 1.1 jmcneill #define R8A77980_CLK_CPEX 35 50 1.1 jmcneill #define R8A77980_CLK_R 36 51 1.1 jmcneill #define R8A77980_CLK_OSC 37 52 1.1 jmcneill 53 1.1 jmcneill #endif /* __DT_BINDINGS_CLOCK_R8A77980_CPG_MSSR_H__ */ 54