Home | History | Annotate | Line # | Download | only in clock
      1  1.1  jmcneill /*	$NetBSD: r8a77990-cpg-mssr.h,v 1.1.1.1 2018/06/27 16:27:08 jmcneill Exp $	*/
      2  1.1  jmcneill 
      3  1.1  jmcneill /* SPDX-License-Identifier: GPL-2.0 */
      4  1.1  jmcneill /*
      5  1.1  jmcneill  * Copyright (C) 2018 Renesas Electronics Corp.
      6  1.1  jmcneill  */
      7  1.1  jmcneill #ifndef __DT_BINDINGS_CLOCK_R8A77990_CPG_MSSR_H__
      8  1.1  jmcneill #define __DT_BINDINGS_CLOCK_R8A77990_CPG_MSSR_H__
      9  1.1  jmcneill 
     10  1.1  jmcneill #include <dt-bindings/clock/renesas-cpg-mssr.h>
     11  1.1  jmcneill 
     12  1.1  jmcneill /* r8a77990 CPG Core Clocks */
     13  1.1  jmcneill #define R8A77990_CLK_Z2			0
     14  1.1  jmcneill #define R8A77990_CLK_ZR			1
     15  1.1  jmcneill #define R8A77990_CLK_ZG			2
     16  1.1  jmcneill #define R8A77990_CLK_ZTR		3
     17  1.1  jmcneill #define R8A77990_CLK_ZT			4
     18  1.1  jmcneill #define R8A77990_CLK_ZX			5
     19  1.1  jmcneill #define R8A77990_CLK_S0D1		6
     20  1.1  jmcneill #define R8A77990_CLK_S0D3		7
     21  1.1  jmcneill #define R8A77990_CLK_S0D6		8
     22  1.1  jmcneill #define R8A77990_CLK_S0D12		9
     23  1.1  jmcneill #define R8A77990_CLK_S0D24		10
     24  1.1  jmcneill #define R8A77990_CLK_S1D1		11
     25  1.1  jmcneill #define R8A77990_CLK_S1D2		12
     26  1.1  jmcneill #define R8A77990_CLK_S1D4		13
     27  1.1  jmcneill #define R8A77990_CLK_S2D1		14
     28  1.1  jmcneill #define R8A77990_CLK_S2D2		15
     29  1.1  jmcneill #define R8A77990_CLK_S2D4		16
     30  1.1  jmcneill #define R8A77990_CLK_S3D1		17
     31  1.1  jmcneill #define R8A77990_CLK_S3D2		18
     32  1.1  jmcneill #define R8A77990_CLK_S3D4		19
     33  1.1  jmcneill #define R8A77990_CLK_S0D6C		20
     34  1.1  jmcneill #define R8A77990_CLK_S3D1C		21
     35  1.1  jmcneill #define R8A77990_CLK_S3D2C		22
     36  1.1  jmcneill #define R8A77990_CLK_S3D4C		23
     37  1.1  jmcneill #define R8A77990_CLK_LB			24
     38  1.1  jmcneill #define R8A77990_CLK_CL			25
     39  1.1  jmcneill #define R8A77990_CLK_ZB3		26
     40  1.1  jmcneill #define R8A77990_CLK_ZB3D2		27
     41  1.1  jmcneill #define R8A77990_CLK_CR			28
     42  1.1  jmcneill #define R8A77990_CLK_CRD2		29
     43  1.1  jmcneill #define R8A77990_CLK_SD0H		30
     44  1.1  jmcneill #define R8A77990_CLK_SD0		31
     45  1.1  jmcneill #define R8A77990_CLK_SD1H		32
     46  1.1  jmcneill #define R8A77990_CLK_SD1		33
     47  1.1  jmcneill #define R8A77990_CLK_SD3H		34
     48  1.1  jmcneill #define R8A77990_CLK_SD3		35
     49  1.1  jmcneill #define R8A77990_CLK_RPC		36
     50  1.1  jmcneill #define R8A77990_CLK_RPCD2		37
     51  1.1  jmcneill #define R8A77990_CLK_ZA2		38
     52  1.1  jmcneill #define R8A77990_CLK_ZA8		39
     53  1.1  jmcneill #define R8A77990_CLK_Z2D		40
     54  1.1  jmcneill #define R8A77990_CLK_CANFD		41
     55  1.1  jmcneill #define R8A77990_CLK_MSO		42
     56  1.1  jmcneill #define R8A77990_CLK_R			43
     57  1.1  jmcneill #define R8A77990_CLK_OSC		44
     58  1.1  jmcneill #define R8A77990_CLK_LV0		45
     59  1.1  jmcneill #define R8A77990_CLK_LV1		46
     60  1.1  jmcneill #define R8A77990_CLK_CSI0		47
     61  1.1  jmcneill #define R8A77990_CLK_CP			48
     62  1.1  jmcneill #define R8A77990_CLK_CPEX		49
     63  1.1  jmcneill 
     64  1.1  jmcneill #endif /* __DT_BINDINGS_CLOCK_R8A77990_CPG_MSSR_H__ */
     65