11.1Sskrll/*	$NetBSD: r8a779f0-cpg-mssr.h,v 1.1.1.1 2026/01/18 05:21:38 skrll Exp $	*/
21.1Sskrll
31.1Sskrll/* SPDX-License-Identifier: (GPL-2.0 OR MIT) */
41.1Sskrll/*
51.1Sskrll * Copyright (C) 2021 Renesas Electronics Corp.
61.1Sskrll */
71.1Sskrll#ifndef __DT_BINDINGS_CLOCK_R8A779F0_CPG_MSSR_H__
81.1Sskrll#define __DT_BINDINGS_CLOCK_R8A779F0_CPG_MSSR_H__
91.1Sskrll
101.1Sskrll#include <dt-bindings/clock/renesas-cpg-mssr.h>
111.1Sskrll
121.1Sskrll/* r8a779f0 CPG Core Clocks */
131.1Sskrll
141.1Sskrll#define R8A779F0_CLK_ZX			0
151.1Sskrll#define R8A779F0_CLK_ZS			1
161.1Sskrll#define R8A779F0_CLK_ZT			2
171.1Sskrll#define R8A779F0_CLK_ZTR		3
181.1Sskrll#define R8A779F0_CLK_S0D2		4
191.1Sskrll#define R8A779F0_CLK_S0D3		5
201.1Sskrll#define R8A779F0_CLK_S0D4		6
211.1Sskrll#define R8A779F0_CLK_S0D2_MM		7
221.1Sskrll#define R8A779F0_CLK_S0D3_MM		8
231.1Sskrll#define R8A779F0_CLK_S0D4_MM		9
241.1Sskrll#define R8A779F0_CLK_S0D2_RT		10
251.1Sskrll#define R8A779F0_CLK_S0D3_RT		11
261.1Sskrll#define R8A779F0_CLK_S0D4_RT		12
271.1Sskrll#define R8A779F0_CLK_S0D6_RT		13
281.1Sskrll#define R8A779F0_CLK_S0D3_PER		14
291.1Sskrll#define R8A779F0_CLK_S0D6_PER		15
301.1Sskrll#define R8A779F0_CLK_S0D12_PER		16
311.1Sskrll#define R8A779F0_CLK_S0D24_PER		17
321.1Sskrll#define R8A779F0_CLK_S0D2_HSC		18
331.1Sskrll#define R8A779F0_CLK_S0D3_HSC		19
341.1Sskrll#define R8A779F0_CLK_S0D4_HSC		20
351.1Sskrll#define R8A779F0_CLK_S0D6_HSC		21
361.1Sskrll#define R8A779F0_CLK_S0D12_HSC		22
371.1Sskrll#define R8A779F0_CLK_S0D2_CC		23
381.1Sskrll#define R8A779F0_CLK_CL			24
391.1Sskrll#define R8A779F0_CLK_CL16M		25
401.1Sskrll#define R8A779F0_CLK_CL16M_MM		26
411.1Sskrll#define R8A779F0_CLK_CL16M_RT		27
421.1Sskrll#define R8A779F0_CLK_CL16M_PER		28
431.1Sskrll#define R8A779F0_CLK_CL16M_HSC		29
441.1Sskrll#define R8A779F0_CLK_Z0			30
451.1Sskrll#define R8A779F0_CLK_Z1			31
461.1Sskrll#define R8A779F0_CLK_ZB3		32
471.1Sskrll#define R8A779F0_CLK_ZB3D2		33
481.1Sskrll#define R8A779F0_CLK_ZB3D4		34
491.1Sskrll#define R8A779F0_CLK_SD0H		35
501.1Sskrll#define R8A779F0_CLK_SD0		36
511.1Sskrll#define R8A779F0_CLK_RPC		37
521.1Sskrll#define R8A779F0_CLK_RPCD2		38
531.1Sskrll#define R8A779F0_CLK_MSO		39
541.1Sskrll#define R8A779F0_CLK_SASYNCRT		40
551.1Sskrll#define R8A779F0_CLK_SASYNCPERD1	41
561.1Sskrll#define R8A779F0_CLK_SASYNCPERD2	42
571.1Sskrll#define R8A779F0_CLK_SASYNCPERD4	43
581.1Sskrll#define R8A779F0_CLK_DBGSOC_HSC		44
591.1Sskrll#define R8A779F0_CLK_RSW2		45
601.1Sskrll#define R8A779F0_CLK_OSC		46
611.1Sskrll#define R8A779F0_CLK_ZR			47
621.1Sskrll#define R8A779F0_CLK_CPEX		48
631.1Sskrll#define R8A779F0_CLK_CBFUSA		49
641.1Sskrll#define R8A779F0_CLK_R			50
651.1Sskrll
661.1Sskrll#endif /* __DT_BINDINGS_CLOCK_R8A779F0_CPG_MSSR_H__ */
67