11.1Sskrll/*	$NetBSD: r8a779g0-cpg-mssr.h,v 1.1.1.1 2026/01/18 05:21:38 skrll Exp $	*/
21.1Sskrll
31.1Sskrll/* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */
41.1Sskrll/*
51.1Sskrll * Copyright (C) 2022 Renesas Electronics Corp.
61.1Sskrll */
71.1Sskrll#ifndef __DT_BINDINGS_CLOCK_R8A779G0_CPG_MSSR_H__
81.1Sskrll#define __DT_BINDINGS_CLOCK_R8A779G0_CPG_MSSR_H__
91.1Sskrll
101.1Sskrll#include <dt-bindings/clock/renesas-cpg-mssr.h>
111.1Sskrll
121.1Sskrll/* r8a779g0 CPG Core Clocks */
131.1Sskrll
141.1Sskrll#define R8A779G0_CLK_ZX			0
151.1Sskrll#define R8A779G0_CLK_ZS			1
161.1Sskrll#define R8A779G0_CLK_ZT			2
171.1Sskrll#define R8A779G0_CLK_ZTR		3
181.1Sskrll#define R8A779G0_CLK_S0D2		4
191.1Sskrll#define R8A779G0_CLK_S0D3		5
201.1Sskrll#define R8A779G0_CLK_S0D4		6
211.1Sskrll#define R8A779G0_CLK_S0D1_VIO		7
221.1Sskrll#define R8A779G0_CLK_S0D2_VIO		8
231.1Sskrll#define R8A779G0_CLK_S0D4_VIO		9
241.1Sskrll#define R8A779G0_CLK_S0D8_VIO		10
251.1Sskrll#define R8A779G0_CLK_S0D1_VC		11
261.1Sskrll#define R8A779G0_CLK_S0D2_VC		12
271.1Sskrll#define R8A779G0_CLK_S0D4_VC		13
281.1Sskrll#define R8A779G0_CLK_S0D2_MM		14
291.1Sskrll#define R8A779G0_CLK_S0D4_MM		15
301.1Sskrll#define R8A779G0_CLK_S0D2_U3DG		16
311.1Sskrll#define R8A779G0_CLK_S0D4_U3DG		17
321.1Sskrll#define R8A779G0_CLK_S0D2_RT		18
331.1Sskrll#define R8A779G0_CLK_S0D3_RT		19
341.1Sskrll#define R8A779G0_CLK_S0D4_RT		20
351.1Sskrll#define R8A779G0_CLK_S0D6_RT		21
361.1Sskrll#define R8A779G0_CLK_S0D24_RT		22
371.1Sskrll#define R8A779G0_CLK_S0D2_PER		23
381.1Sskrll#define R8A779G0_CLK_S0D3_PER		24
391.1Sskrll#define R8A779G0_CLK_S0D4_PER		25
401.1Sskrll#define R8A779G0_CLK_S0D6_PER		26
411.1Sskrll#define R8A779G0_CLK_S0D12_PER		27
421.1Sskrll#define R8A779G0_CLK_S0D24_PER		28
431.1Sskrll#define R8A779G0_CLK_S0D1_HSC		29
441.1Sskrll#define R8A779G0_CLK_S0D2_HSC		30
451.1Sskrll#define R8A779G0_CLK_S0D4_HSC		31
461.1Sskrll#define R8A779G0_CLK_S0D2_CC		32
471.1Sskrll#define R8A779G0_CLK_SVD1_IR		33
481.1Sskrll#define R8A779G0_CLK_SVD2_IR		34
491.1Sskrll#define R8A779G0_CLK_SVD1_VIP		35
501.1Sskrll#define R8A779G0_CLK_SVD2_VIP		36
511.1Sskrll#define R8A779G0_CLK_CL			37
521.1Sskrll#define R8A779G0_CLK_CL16M		38
531.1Sskrll#define R8A779G0_CLK_CL16M_MM		39
541.1Sskrll#define R8A779G0_CLK_CL16M_RT		40
551.1Sskrll#define R8A779G0_CLK_CL16M_PER		41
561.1Sskrll#define R8A779G0_CLK_CL16M_HSC		42
571.1Sskrll#define R8A779G0_CLK_Z0			43
581.1Sskrll#define R8A779G0_CLK_ZB3		44
591.1Sskrll#define R8A779G0_CLK_ZB3D2		45
601.1Sskrll#define R8A779G0_CLK_ZB3D4		46
611.1Sskrll#define R8A779G0_CLK_ZG			47
621.1Sskrll#define R8A779G0_CLK_SD0H		48
631.1Sskrll#define R8A779G0_CLK_SD0		49
641.1Sskrll#define R8A779G0_CLK_RPC		50
651.1Sskrll#define R8A779G0_CLK_RPCD2		51
661.1Sskrll#define R8A779G0_CLK_MSO		52
671.1Sskrll#define R8A779G0_CLK_CANFD		53
681.1Sskrll#define R8A779G0_CLK_CSI		54
691.1Sskrll#define R8A779G0_CLK_FRAY		55
701.1Sskrll#define R8A779G0_CLK_IPC		56
711.1Sskrll#define R8A779G0_CLK_SASYNCRT		57
721.1Sskrll#define R8A779G0_CLK_SASYNCPERD1	58
731.1Sskrll#define R8A779G0_CLK_SASYNCPERD2	59
741.1Sskrll#define R8A779G0_CLK_SASYNCPERD4	60
751.1Sskrll#define R8A779G0_CLK_VIOBUS		61
761.1Sskrll#define R8A779G0_CLK_VIOBUSD2		62
771.1Sskrll#define R8A779G0_CLK_VCBUS		63
781.1Sskrll#define R8A779G0_CLK_VCBUSD2		64
791.1Sskrll#define R8A779G0_CLK_DSIEXT		65
801.1Sskrll#define R8A779G0_CLK_DSIREF		66
811.1Sskrll#define R8A779G0_CLK_ADGH		67
821.1Sskrll#define R8A779G0_CLK_OSC		68
831.1Sskrll#define R8A779G0_CLK_ZR0		69
841.1Sskrll#define R8A779G0_CLK_ZR1		70
851.1Sskrll#define R8A779G0_CLK_ZR2		71
861.1Sskrll#define R8A779G0_CLK_IMPA		72
871.1Sskrll#define R8A779G0_CLK_IMPAD4		73
881.1Sskrll#define R8A779G0_CLK_CPEX		74
891.1Sskrll#define R8A779G0_CLK_CBFUSA		75
901.1Sskrll#define R8A779G0_CLK_R			76
911.1Sskrll#define R8A779G0_CLK_CP			77
921.1Sskrll
931.1Sskrll#endif /* __DT_BINDINGS_CLOCK_R8A779G0_CPG_MSSR_H__ */
94