1 1.1 skrll /* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) 2 1.1 skrll * 3 1.1 skrll * Copyright (C) 2022 Renesas Electronics Corp. 4 1.1 skrll */ 5 1.1 skrll #ifndef __DT_BINDINGS_CLOCK_R9A07G043_CPG_H__ 6 1.1 skrll #define __DT_BINDINGS_CLOCK_R9A07G043_CPG_H__ 7 1.1 skrll 8 1.1 skrll #include <dt-bindings/clock/renesas-cpg-mssr.h> 9 1.1 skrll 10 1.1 skrll /* R9A07G043 CPG Core Clocks */ 11 1.1 skrll #define R9A07G043_CLK_I 0 12 1.1 skrll #define R9A07G043_CLK_I2 1 13 1.1 skrll #define R9A07G043_CLK_S0 2 14 1.1 skrll #define R9A07G043_CLK_SPI0 3 15 1.1 skrll #define R9A07G043_CLK_SPI1 4 16 1.1 skrll #define R9A07G043_CLK_SD0 5 17 1.1 skrll #define R9A07G043_CLK_SD1 6 18 1.1 skrll #define R9A07G043_CLK_M0 7 19 1.1 skrll #define R9A07G043_CLK_M2 8 /* RZ/G2UL Only */ 20 1.1 skrll #define R9A07G043_CLK_M3 9 /* RZ/G2UL Only */ 21 1.1 skrll #define R9A07G043_CLK_HP 10 22 1.1 skrll #define R9A07G043_CLK_TSU 11 23 1.1 skrll #define R9A07G043_CLK_ZT 12 24 1.1 skrll #define R9A07G043_CLK_P0 13 25 1.1 skrll #define R9A07G043_CLK_P1 14 26 1.1 skrll #define R9A07G043_CLK_P2 15 27 1.1 skrll #define R9A07G043_CLK_AT 16 /* RZ/G2UL Only */ 28 1.1 skrll #define R9A07G043_OSCCLK 17 29 1.1 skrll #define R9A07G043_CLK_P0_DIV2 18 30 1.1 skrll 31 1.1 skrll /* R9A07G043 Module Clocks */ 32 1.1 skrll #define R9A07G043_CA55_SCLK 0 /* RZ/G2UL Only */ 33 1.1 skrll #define R9A07G043_CA55_PCLK 1 /* RZ/G2UL Only */ 34 1.1 skrll #define R9A07G043_CA55_ATCLK 2 /* RZ/G2UL Only */ 35 1.1 skrll #define R9A07G043_CA55_GICCLK 3 /* RZ/G2UL Only */ 36 1.1 skrll #define R9A07G043_CA55_PERICLK 4 /* RZ/G2UL Only */ 37 1.1 skrll #define R9A07G043_CA55_ACLK 5 /* RZ/G2UL Only */ 38 1.1 skrll #define R9A07G043_CA55_TSCLK 6 /* RZ/G2UL Only */ 39 1.1 skrll #define R9A07G043_GIC600_GICCLK 7 /* RZ/G2UL Only */ 40 1.1 skrll #define R9A07G043_IA55_CLK 8 /* RZ/G2UL Only */ 41 1.1 skrll #define R9A07G043_IA55_PCLK 9 /* RZ/G2UL Only */ 42 1.1 skrll #define R9A07G043_MHU_PCLK 10 /* RZ/G2UL Only */ 43 1.1 skrll #define R9A07G043_SYC_CNT_CLK 11 44 1.1 skrll #define R9A07G043_DMAC_ACLK 12 45 1.1 skrll #define R9A07G043_DMAC_PCLK 13 46 1.1 skrll #define R9A07G043_OSTM0_PCLK 14 47 1.1 skrll #define R9A07G043_OSTM1_PCLK 15 48 1.1 skrll #define R9A07G043_OSTM2_PCLK 16 49 1.1 skrll #define R9A07G043_MTU_X_MCK_MTU3 17 50 1.1 skrll #define R9A07G043_POE3_CLKM_POE 18 51 1.1 skrll #define R9A07G043_WDT0_PCLK 19 52 1.1 skrll #define R9A07G043_WDT0_CLK 20 53 1.1 skrll #define R9A07G043_WDT2_PCLK 21 /* RZ/G2UL Only */ 54 1.1 skrll #define R9A07G043_WDT2_CLK 22 /* RZ/G2UL Only */ 55 1.1 skrll #define R9A07G043_SPI_CLK2 23 56 1.1 skrll #define R9A07G043_SPI_CLK 24 57 1.1 skrll #define R9A07G043_SDHI0_IMCLK 25 58 1.1 skrll #define R9A07G043_SDHI0_IMCLK2 26 59 1.1 skrll #define R9A07G043_SDHI0_CLK_HS 27 60 1.1 skrll #define R9A07G043_SDHI0_ACLK 28 61 1.1 skrll #define R9A07G043_SDHI1_IMCLK 29 62 1.1 skrll #define R9A07G043_SDHI1_IMCLK2 30 63 1.1 skrll #define R9A07G043_SDHI1_CLK_HS 31 64 1.1 skrll #define R9A07G043_SDHI1_ACLK 32 65 1.1 skrll #define R9A07G043_ISU_ACLK 33 /* RZ/G2UL Only */ 66 1.1 skrll #define R9A07G043_ISU_PCLK 34 /* RZ/G2UL Only */ 67 1.1 skrll #define R9A07G043_CRU_SYSCLK 35 /* RZ/G2UL Only */ 68 1.1 skrll #define R9A07G043_CRU_VCLK 36 /* RZ/G2UL Only */ 69 1.1 skrll #define R9A07G043_CRU_PCLK 37 /* RZ/G2UL Only */ 70 1.1 skrll #define R9A07G043_CRU_ACLK 38 /* RZ/G2UL Only */ 71 1.1 skrll #define R9A07G043_LCDC_CLK_A 39 /* RZ/G2UL Only */ 72 1.1 skrll #define R9A07G043_LCDC_CLK_P 40 /* RZ/G2UL Only */ 73 1.1 skrll #define R9A07G043_LCDC_CLK_D 41 /* RZ/G2UL Only */ 74 1.1 skrll #define R9A07G043_SSI0_PCLK2 42 75 1.1 skrll #define R9A07G043_SSI0_PCLK_SFR 43 76 1.1 skrll #define R9A07G043_SSI1_PCLK2 44 77 1.1 skrll #define R9A07G043_SSI1_PCLK_SFR 45 78 1.1 skrll #define R9A07G043_SSI2_PCLK2 46 79 1.1 skrll #define R9A07G043_SSI2_PCLK_SFR 47 80 1.1 skrll #define R9A07G043_SSI3_PCLK2 48 81 1.1 skrll #define R9A07G043_SSI3_PCLK_SFR 49 82 1.1 skrll #define R9A07G043_SRC_CLKP 50 /* RZ/G2UL Only */ 83 1.1 skrll #define R9A07G043_USB_U2H0_HCLK 51 84 1.1 skrll #define R9A07G043_USB_U2H1_HCLK 52 85 1.1 skrll #define R9A07G043_USB_U2P_EXR_CPUCLK 53 86 1.1 skrll #define R9A07G043_USB_PCLK 54 87 1.1 skrll #define R9A07G043_ETH0_CLK_AXI 55 88 1.1 skrll #define R9A07G043_ETH0_CLK_CHI 56 89 1.1 skrll #define R9A07G043_ETH1_CLK_AXI 57 90 1.1 skrll #define R9A07G043_ETH1_CLK_CHI 58 91 1.1 skrll #define R9A07G043_I2C0_PCLK 59 92 1.1 skrll #define R9A07G043_I2C1_PCLK 60 93 1.1 skrll #define R9A07G043_I2C2_PCLK 61 94 1.1 skrll #define R9A07G043_I2C3_PCLK 62 95 1.1 skrll #define R9A07G043_SCIF0_CLK_PCK 63 96 1.1 skrll #define R9A07G043_SCIF1_CLK_PCK 64 97 1.1 skrll #define R9A07G043_SCIF2_CLK_PCK 65 98 1.1 skrll #define R9A07G043_SCIF3_CLK_PCK 66 99 1.1 skrll #define R9A07G043_SCIF4_CLK_PCK 67 100 1.1 skrll #define R9A07G043_SCI0_CLKP 68 101 1.1 skrll #define R9A07G043_SCI1_CLKP 69 102 1.1 skrll #define R9A07G043_IRDA_CLKP 70 103 1.1 skrll #define R9A07G043_RSPI0_CLKB 71 104 1.1 skrll #define R9A07G043_RSPI1_CLKB 72 105 1.1 skrll #define R9A07G043_RSPI2_CLKB 73 106 1.1 skrll #define R9A07G043_CANFD_PCLK 74 107 1.1 skrll #define R9A07G043_GPIO_HCLK 75 108 1.1 skrll #define R9A07G043_ADC_ADCLK 76 109 1.1 skrll #define R9A07G043_ADC_PCLK 77 110 1.1 skrll #define R9A07G043_TSU_PCLK 78 111 1.1 skrll #define R9A07G043_NCEPLDM_DM_CLK 79 /* RZ/Five Only */ 112 1.1 skrll #define R9A07G043_NCEPLDM_ACLK 80 /* RZ/Five Only */ 113 1.1 skrll #define R9A07G043_NCEPLDM_TCK 81 /* RZ/Five Only */ 114 1.1 skrll #define R9A07G043_NCEPLMT_ACLK 82 /* RZ/Five Only */ 115 1.1 skrll #define R9A07G043_NCEPLIC_ACLK 83 /* RZ/Five Only */ 116 1.1 skrll #define R9A07G043_AX45MP_CORE0_CLK 84 /* RZ/Five Only */ 117 1.1 skrll #define R9A07G043_AX45MP_ACLK 85 /* RZ/Five Only */ 118 1.1 skrll #define R9A07G043_IAX45_CLK 86 /* RZ/Five Only */ 119 1.1 skrll #define R9A07G043_IAX45_PCLK 87 /* RZ/Five Only */ 120 1.1 skrll 121 1.1 skrll /* R9A07G043 Resets */ 122 1.1 skrll #define R9A07G043_CA55_RST_1_0 0 /* RZ/G2UL Only */ 123 1.1 skrll #define R9A07G043_CA55_RST_1_1 1 /* RZ/G2UL Only */ 124 1.1 skrll #define R9A07G043_CA55_RST_3_0 2 /* RZ/G2UL Only */ 125 1.1 skrll #define R9A07G043_CA55_RST_3_1 3 /* RZ/G2UL Only */ 126 1.1 skrll #define R9A07G043_CA55_RST_4 4 /* RZ/G2UL Only */ 127 1.1 skrll #define R9A07G043_CA55_RST_5 5 /* RZ/G2UL Only */ 128 1.1 skrll #define R9A07G043_CA55_RST_6 6 /* RZ/G2UL Only */ 129 1.1 skrll #define R9A07G043_CA55_RST_7 7 /* RZ/G2UL Only */ 130 1.1 skrll #define R9A07G043_CA55_RST_8 8 /* RZ/G2UL Only */ 131 1.1 skrll #define R9A07G043_CA55_RST_9 9 /* RZ/G2UL Only */ 132 1.1 skrll #define R9A07G043_CA55_RST_10 10 /* RZ/G2UL Only */ 133 1.1 skrll #define R9A07G043_CA55_RST_11 11 /* RZ/G2UL Only */ 134 1.1 skrll #define R9A07G043_CA55_RST_12 12 /* RZ/G2UL Only */ 135 1.1 skrll #define R9A07G043_GIC600_GICRESET_N 13 /* RZ/G2UL Only */ 136 1.1 skrll #define R9A07G043_GIC600_DBG_GICRESET_N 14 /* RZ/G2UL Only */ 137 1.1 skrll #define R9A07G043_IA55_RESETN 15 /* RZ/G2UL Only */ 138 1.1 skrll #define R9A07G043_MHU_RESETN 16 /* RZ/G2UL Only */ 139 1.1 skrll #define R9A07G043_DMAC_ARESETN 17 140 1.1 skrll #define R9A07G043_DMAC_RST_ASYNC 18 141 1.1 skrll #define R9A07G043_SYC_RESETN 19 142 1.1 skrll #define R9A07G043_OSTM0_PRESETZ 20 143 1.1 skrll #define R9A07G043_OSTM1_PRESETZ 21 144 1.1 skrll #define R9A07G043_OSTM2_PRESETZ 22 145 1.1 skrll #define R9A07G043_MTU_X_PRESET_MTU3 23 146 1.1 skrll #define R9A07G043_POE3_RST_M_REG 24 147 1.1 skrll #define R9A07G043_WDT0_PRESETN 25 148 1.1 skrll #define R9A07G043_WDT2_PRESETN 26 /* RZ/G2UL Only */ 149 1.1 skrll #define R9A07G043_SPI_RST 27 150 1.1 skrll #define R9A07G043_SDHI0_IXRST 28 151 1.1 skrll #define R9A07G043_SDHI1_IXRST 29 152 1.1 skrll #define R9A07G043_ISU_ARESETN 30 /* RZ/G2UL Only */ 153 1.1 skrll #define R9A07G043_ISU_PRESETN 31 /* RZ/G2UL Only */ 154 1.1 skrll #define R9A07G043_CRU_CMN_RSTB 32 /* RZ/G2UL Only */ 155 1.1 skrll #define R9A07G043_CRU_PRESETN 33 /* RZ/G2UL Only */ 156 1.1 skrll #define R9A07G043_CRU_ARESETN 34 /* RZ/G2UL Only */ 157 1.1 skrll #define R9A07G043_LCDC_RESET_N 35 /* RZ/G2UL Only */ 158 1.1 skrll #define R9A07G043_SSI0_RST_M2_REG 36 159 1.1 skrll #define R9A07G043_SSI1_RST_M2_REG 37 160 1.1 skrll #define R9A07G043_SSI2_RST_M2_REG 38 161 1.1 skrll #define R9A07G043_SSI3_RST_M2_REG 39 162 1.1 skrll #define R9A07G043_SRC_RST 40 /* RZ/G2UL Only */ 163 1.1 skrll #define R9A07G043_USB_U2H0_HRESETN 41 164 1.1 skrll #define R9A07G043_USB_U2H1_HRESETN 42 165 1.1 skrll #define R9A07G043_USB_U2P_EXL_SYSRST 43 166 1.1 skrll #define R9A07G043_USB_PRESETN 44 167 1.1 skrll #define R9A07G043_ETH0_RST_HW_N 45 168 1.1 skrll #define R9A07G043_ETH1_RST_HW_N 46 169 1.1 skrll #define R9A07G043_I2C0_MRST 47 170 1.1 skrll #define R9A07G043_I2C1_MRST 48 171 1.1 skrll #define R9A07G043_I2C2_MRST 49 172 1.1 skrll #define R9A07G043_I2C3_MRST 50 173 1.1 skrll #define R9A07G043_SCIF0_RST_SYSTEM_N 51 174 1.1 skrll #define R9A07G043_SCIF1_RST_SYSTEM_N 52 175 1.1 skrll #define R9A07G043_SCIF2_RST_SYSTEM_N 53 176 1.1 skrll #define R9A07G043_SCIF3_RST_SYSTEM_N 54 177 1.1 skrll #define R9A07G043_SCIF4_RST_SYSTEM_N 55 178 1.1 skrll #define R9A07G043_SCI0_RST 56 179 1.1 skrll #define R9A07G043_SCI1_RST 57 180 1.1 skrll #define R9A07G043_IRDA_RST 58 181 1.1 skrll #define R9A07G043_RSPI0_RST 59 182 1.1 skrll #define R9A07G043_RSPI1_RST 60 183 1.1 skrll #define R9A07G043_RSPI2_RST 61 184 1.1 skrll #define R9A07G043_CANFD_RSTP_N 62 185 1.1 skrll #define R9A07G043_CANFD_RSTC_N 63 186 1.1 skrll #define R9A07G043_GPIO_RSTN 64 187 1.1 skrll #define R9A07G043_GPIO_PORT_RESETN 65 188 1.1 skrll #define R9A07G043_GPIO_SPARE_RESETN 66 189 1.1 skrll #define R9A07G043_ADC_PRESETN 67 190 1.1 skrll #define R9A07G043_ADC_ADRST_N 68 191 1.1 skrll #define R9A07G043_TSU_PRESETN 69 192 1.1 skrll #define R9A07G043_NCEPLDM_DTM_PWR_RST_N 70 /* RZ/Five Only */ 193 1.1 skrll #define R9A07G043_NCEPLDM_ARESETN 71 /* RZ/Five Only */ 194 1.1 skrll #define R9A07G043_NCEPLMT_POR_RSTN 72 /* RZ/Five Only */ 195 1.1 skrll #define R9A07G043_NCEPLMT_ARESETN 73 /* RZ/Five Only */ 196 1.1 skrll #define R9A07G043_NCEPLIC_ARESETN 74 /* RZ/Five Only */ 197 1.1 skrll #define R9A07G043_AX45MP_ARESETNM 75 /* RZ/Five Only */ 198 1.1 skrll #define R9A07G043_AX45MP_ARESETNS 76 /* RZ/Five Only */ 199 1.1 skrll #define R9A07G043_AX45MP_L2_RESETN 77 /* RZ/Five Only */ 200 1.1 skrll #define R9A07G043_AX45MP_CORE0_RESETN 78 /* RZ/Five Only */ 201 1.1 skrll #define R9A07G043_IAX45_RESETN 79 /* RZ/Five Only */ 202 1.1 skrll 203 1.1 skrll /* Power domain IDs. */ 204 1.1 skrll #define R9A07G043_PD_ALWAYS_ON 0 205 1.1 skrll #define R9A07G043_PD_GIC 1 /* RZ/G2UL Only */ 206 1.1 skrll #define R9A07G043_PD_IA55 2 /* RZ/G2UL Only */ 207 1.1 skrll #define R9A07G043_PD_MHU 3 /* RZ/G2UL Only */ 208 1.1 skrll #define R9A07G043_PD_CORESIGHT 4 /* RZ/G2UL Only */ 209 1.1 skrll #define R9A07G043_PD_SYC 5 /* RZ/G2UL Only */ 210 1.1 skrll #define R9A07G043_PD_DMAC 6 211 1.1 skrll #define R9A07G043_PD_GTM0 7 212 1.1 skrll #define R9A07G043_PD_GTM1 8 213 1.1 skrll #define R9A07G043_PD_GTM2 9 214 1.1 skrll #define R9A07G043_PD_MTU 10 215 1.1 skrll #define R9A07G043_PD_POE3 11 216 1.1 skrll #define R9A07G043_PD_WDT0 12 217 1.1 skrll #define R9A07G043_PD_SPI 13 218 1.1 skrll #define R9A07G043_PD_SDHI0 14 219 1.1 skrll #define R9A07G043_PD_SDHI1 15 220 1.1 skrll #define R9A07G043_PD_ISU 16 /* RZ/G2UL Only */ 221 1.1 skrll #define R9A07G043_PD_CRU 17 /* RZ/G2UL Only */ 222 1.1 skrll #define R9A07G043_PD_LCDC 18 /* RZ/G2UL Only */ 223 1.1 skrll #define R9A07G043_PD_SSI0 19 224 1.1 skrll #define R9A07G043_PD_SSI1 20 225 1.1 skrll #define R9A07G043_PD_SSI2 21 226 1.1 skrll #define R9A07G043_PD_SSI3 22 227 1.1 skrll #define R9A07G043_PD_SRC 23 228 1.1 skrll #define R9A07G043_PD_USB0 24 229 1.1 skrll #define R9A07G043_PD_USB1 25 230 1.1 skrll #define R9A07G043_PD_USB_PHY 26 231 1.1 skrll #define R9A07G043_PD_ETHER0 27 232 1.1 skrll #define R9A07G043_PD_ETHER1 28 233 1.1 skrll #define R9A07G043_PD_I2C0 29 234 1.1 skrll #define R9A07G043_PD_I2C1 30 235 1.1 skrll #define R9A07G043_PD_I2C2 31 236 1.1 skrll #define R9A07G043_PD_I2C3 32 237 1.1 skrll #define R9A07G043_PD_SCIF0 33 238 1.1 skrll #define R9A07G043_PD_SCIF1 34 239 1.1 skrll #define R9A07G043_PD_SCIF2 35 240 1.1 skrll #define R9A07G043_PD_SCIF3 36 241 1.1 skrll #define R9A07G043_PD_SCIF4 37 242 1.1 skrll #define R9A07G043_PD_SCI0 38 243 1.1 skrll #define R9A07G043_PD_SCI1 39 244 1.1 skrll #define R9A07G043_PD_IRDA 40 245 1.1 skrll #define R9A07G043_PD_RSPI0 41 246 1.1 skrll #define R9A07G043_PD_RSPI1 42 247 1.1 skrll #define R9A07G043_PD_RSPI2 43 248 1.1 skrll #define R9A07G043_PD_CANFD 44 249 1.1 skrll #define R9A07G043_PD_ADC 45 250 1.1 skrll #define R9A07G043_PD_TSU 46 251 1.1 skrll #define R9A07G043_PD_PLIC 47 /* RZ/Five Only */ 252 1.1 skrll #define R9A07G043_PD_IAX45 48 /* RZ/Five Only */ 253 1.1 skrll #define R9A07G043_PD_NCEPLDM 49 /* RZ/Five Only */ 254 1.1 skrll #define R9A07G043_PD_NCEPLMT 50 /* RZ/Five Only */ 255 1.1 skrll 256 1.1 skrll #endif /* __DT_BINDINGS_CLOCK_R9A07G043_CPG_H__ */ 257