Home | History | Annotate | Line # | Download | only in clock
      1  1.1  jmcneill /*	$NetBSD: r9a07g044-cpg.h,v 1.1.1.1 2021/11/07 16:49:59 jmcneill Exp $	*/
      2  1.1  jmcneill 
      3  1.1  jmcneill /* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause)
      4  1.1  jmcneill  *
      5  1.1  jmcneill  * Copyright (C) 2021 Renesas Electronics Corp.
      6  1.1  jmcneill  */
      7  1.1  jmcneill #ifndef __DT_BINDINGS_CLOCK_R9A07G044_CPG_H__
      8  1.1  jmcneill #define __DT_BINDINGS_CLOCK_R9A07G044_CPG_H__
      9  1.1  jmcneill 
     10  1.1  jmcneill #include <dt-bindings/clock/renesas-cpg-mssr.h>
     11  1.1  jmcneill 
     12  1.1  jmcneill /* R9A07G044 CPG Core Clocks */
     13  1.1  jmcneill #define R9A07G044_CLK_I			0
     14  1.1  jmcneill #define R9A07G044_CLK_I2		1
     15  1.1  jmcneill #define R9A07G044_CLK_G			2
     16  1.1  jmcneill #define R9A07G044_CLK_S0		3
     17  1.1  jmcneill #define R9A07G044_CLK_S1		4
     18  1.1  jmcneill #define R9A07G044_CLK_SPI0		5
     19  1.1  jmcneill #define R9A07G044_CLK_SPI1		6
     20  1.1  jmcneill #define R9A07G044_CLK_SD0		7
     21  1.1  jmcneill #define R9A07G044_CLK_SD1		8
     22  1.1  jmcneill #define R9A07G044_CLK_M0		9
     23  1.1  jmcneill #define R9A07G044_CLK_M1		10
     24  1.1  jmcneill #define R9A07G044_CLK_M2		11
     25  1.1  jmcneill #define R9A07G044_CLK_M3		12
     26  1.1  jmcneill #define R9A07G044_CLK_M4		13
     27  1.1  jmcneill #define R9A07G044_CLK_HP		14
     28  1.1  jmcneill #define R9A07G044_CLK_TSU		15
     29  1.1  jmcneill #define R9A07G044_CLK_ZT		16
     30  1.1  jmcneill #define R9A07G044_CLK_P0		17
     31  1.1  jmcneill #define R9A07G044_CLK_P1		18
     32  1.1  jmcneill #define R9A07G044_CLK_P2		19
     33  1.1  jmcneill #define R9A07G044_CLK_AT		20
     34  1.1  jmcneill #define R9A07G044_OSCCLK		21
     35  1.1  jmcneill #define R9A07G044_CLK_P0_DIV2		22
     36  1.1  jmcneill 
     37  1.1  jmcneill /* R9A07G044 Module Clocks */
     38  1.1  jmcneill #define R9A07G044_CA55_SCLK		0
     39  1.1  jmcneill #define R9A07G044_CA55_PCLK		1
     40  1.1  jmcneill #define R9A07G044_CA55_ATCLK		2
     41  1.1  jmcneill #define R9A07G044_CA55_GICCLK		3
     42  1.1  jmcneill #define R9A07G044_CA55_PERICLK		4
     43  1.1  jmcneill #define R9A07G044_CA55_ACLK		5
     44  1.1  jmcneill #define R9A07G044_CA55_TSCLK		6
     45  1.1  jmcneill #define R9A07G044_GIC600_GICCLK		7
     46  1.1  jmcneill #define R9A07G044_IA55_CLK		8
     47  1.1  jmcneill #define R9A07G044_IA55_PCLK		9
     48  1.1  jmcneill #define R9A07G044_MHU_PCLK		10
     49  1.1  jmcneill #define R9A07G044_SYC_CNT_CLK		11
     50  1.1  jmcneill #define R9A07G044_DMAC_ACLK		12
     51  1.1  jmcneill #define R9A07G044_DMAC_PCLK		13
     52  1.1  jmcneill #define R9A07G044_OSTM0_PCLK		14
     53  1.1  jmcneill #define R9A07G044_OSTM1_PCLK		15
     54  1.1  jmcneill #define R9A07G044_OSTM2_PCLK		16
     55  1.1  jmcneill #define R9A07G044_MTU_X_MCK_MTU3	17
     56  1.1  jmcneill #define R9A07G044_POE3_CLKM_POE		18
     57  1.1  jmcneill #define R9A07G044_GPT_PCLK		19
     58  1.1  jmcneill #define R9A07G044_POEG_A_CLKP		20
     59  1.1  jmcneill #define R9A07G044_POEG_B_CLKP		21
     60  1.1  jmcneill #define R9A07G044_POEG_C_CLKP		22
     61  1.1  jmcneill #define R9A07G044_POEG_D_CLKP		23
     62  1.1  jmcneill #define R9A07G044_WDT0_PCLK		24
     63  1.1  jmcneill #define R9A07G044_WDT0_CLK		25
     64  1.1  jmcneill #define R9A07G044_WDT1_PCLK		26
     65  1.1  jmcneill #define R9A07G044_WDT1_CLK		27
     66  1.1  jmcneill #define R9A07G044_WDT2_PCLK		28
     67  1.1  jmcneill #define R9A07G044_WDT2_CLK		29
     68  1.1  jmcneill #define R9A07G044_SPI_CLK2		30
     69  1.1  jmcneill #define R9A07G044_SPI_CLK		31
     70  1.1  jmcneill #define R9A07G044_SDHI0_IMCLK		32
     71  1.1  jmcneill #define R9A07G044_SDHI0_IMCLK2		33
     72  1.1  jmcneill #define R9A07G044_SDHI0_CLK_HS		34
     73  1.1  jmcneill #define R9A07G044_SDHI0_ACLK		35
     74  1.1  jmcneill #define R9A07G044_SDHI1_IMCLK		36
     75  1.1  jmcneill #define R9A07G044_SDHI1_IMCLK2		37
     76  1.1  jmcneill #define R9A07G044_SDHI1_CLK_HS		38
     77  1.1  jmcneill #define R9A07G044_SDHI1_ACLK		39
     78  1.1  jmcneill #define R9A07G044_GPU_CLK		40
     79  1.1  jmcneill #define R9A07G044_GPU_AXI_CLK		41
     80  1.1  jmcneill #define R9A07G044_GPU_ACE_CLK		42
     81  1.1  jmcneill #define R9A07G044_ISU_ACLK		43
     82  1.1  jmcneill #define R9A07G044_ISU_PCLK		44
     83  1.1  jmcneill #define R9A07G044_H264_CLK_A		45
     84  1.1  jmcneill #define R9A07G044_H264_CLK_P		46
     85  1.1  jmcneill #define R9A07G044_CRU_SYSCLK		47
     86  1.1  jmcneill #define R9A07G044_CRU_VCLK		48
     87  1.1  jmcneill #define R9A07G044_CRU_PCLK		49
     88  1.1  jmcneill #define R9A07G044_CRU_ACLK		50
     89  1.1  jmcneill #define R9A07G044_MIPI_DSI_PLLCLK	51
     90  1.1  jmcneill #define R9A07G044_MIPI_DSI_SYSCLK	52
     91  1.1  jmcneill #define R9A07G044_MIPI_DSI_ACLK		53
     92  1.1  jmcneill #define R9A07G044_MIPI_DSI_PCLK		54
     93  1.1  jmcneill #define R9A07G044_MIPI_DSI_VCLK		55
     94  1.1  jmcneill #define R9A07G044_MIPI_DSI_LPCLK	56
     95  1.1  jmcneill #define R9A07G044_LCDC_CLK_A		57
     96  1.1  jmcneill #define R9A07G044_LCDC_CLK_P		58
     97  1.1  jmcneill #define R9A07G044_LCDC_CLK_D		59
     98  1.1  jmcneill #define R9A07G044_SSI0_PCLK2		60
     99  1.1  jmcneill #define R9A07G044_SSI0_PCLK_SFR		61
    100  1.1  jmcneill #define R9A07G044_SSI1_PCLK2		62
    101  1.1  jmcneill #define R9A07G044_SSI1_PCLK_SFR		63
    102  1.1  jmcneill #define R9A07G044_SSI2_PCLK2		64
    103  1.1  jmcneill #define R9A07G044_SSI2_PCLK_SFR		65
    104  1.1  jmcneill #define R9A07G044_SSI3_PCLK2		66
    105  1.1  jmcneill #define R9A07G044_SSI3_PCLK_SFR		67
    106  1.1  jmcneill #define R9A07G044_SRC_CLKP		68
    107  1.1  jmcneill #define R9A07G044_USB_U2H0_HCLK		69
    108  1.1  jmcneill #define R9A07G044_USB_U2H1_HCLK		70
    109  1.1  jmcneill #define R9A07G044_USB_U2P_EXR_CPUCLK	71
    110  1.1  jmcneill #define R9A07G044_USB_PCLK		72
    111  1.1  jmcneill #define R9A07G044_ETH0_CLK_AXI		73
    112  1.1  jmcneill #define R9A07G044_ETH0_CLK_CHI		74
    113  1.1  jmcneill #define R9A07G044_ETH1_CLK_AXI		75
    114  1.1  jmcneill #define R9A07G044_ETH1_CLK_CHI		76
    115  1.1  jmcneill #define R9A07G044_I2C0_PCLK		77
    116  1.1  jmcneill #define R9A07G044_I2C1_PCLK		78
    117  1.1  jmcneill #define R9A07G044_I2C2_PCLK		79
    118  1.1  jmcneill #define R9A07G044_I2C3_PCLK		80
    119  1.1  jmcneill #define R9A07G044_SCIF0_CLK_PCK		81
    120  1.1  jmcneill #define R9A07G044_SCIF1_CLK_PCK		82
    121  1.1  jmcneill #define R9A07G044_SCIF2_CLK_PCK		83
    122  1.1  jmcneill #define R9A07G044_SCIF3_CLK_PCK		84
    123  1.1  jmcneill #define R9A07G044_SCIF4_CLK_PCK		85
    124  1.1  jmcneill #define R9A07G044_SCI0_CLKP		86
    125  1.1  jmcneill #define R9A07G044_SCI1_CLKP		87
    126  1.1  jmcneill #define R9A07G044_IRDA_CLKP		88
    127  1.1  jmcneill #define R9A07G044_RSPI0_CLKB		89
    128  1.1  jmcneill #define R9A07G044_RSPI1_CLKB		90
    129  1.1  jmcneill #define R9A07G044_RSPI2_CLKB		91
    130  1.1  jmcneill #define R9A07G044_CANFD_PCLK		92
    131  1.1  jmcneill #define R9A07G044_GPIO_HCLK		93
    132  1.1  jmcneill #define R9A07G044_ADC_ADCLK		94
    133  1.1  jmcneill #define R9A07G044_ADC_PCLK		95
    134  1.1  jmcneill #define R9A07G044_TSU_PCLK		96
    135  1.1  jmcneill 
    136  1.1  jmcneill /* R9A07G044 Resets */
    137  1.1  jmcneill #define R9A07G044_CA55_RST_1_0		0
    138  1.1  jmcneill #define R9A07G044_CA55_RST_1_1		1
    139  1.1  jmcneill #define R9A07G044_CA55_RST_3_0		2
    140  1.1  jmcneill #define R9A07G044_CA55_RST_3_1		3
    141  1.1  jmcneill #define R9A07G044_CA55_RST_4		4
    142  1.1  jmcneill #define R9A07G044_CA55_RST_5		5
    143  1.1  jmcneill #define R9A07G044_CA55_RST_6		6
    144  1.1  jmcneill #define R9A07G044_CA55_RST_7		7
    145  1.1  jmcneill #define R9A07G044_CA55_RST_8		8
    146  1.1  jmcneill #define R9A07G044_CA55_RST_9		9
    147  1.1  jmcneill #define R9A07G044_CA55_RST_10		10
    148  1.1  jmcneill #define R9A07G044_CA55_RST_11		11
    149  1.1  jmcneill #define R9A07G044_CA55_RST_12		12
    150  1.1  jmcneill #define R9A07G044_GIC600_GICRESET_N	13
    151  1.1  jmcneill #define R9A07G044_GIC600_DBG_GICRESET_N	14
    152  1.1  jmcneill #define R9A07G044_IA55_RESETN		15
    153  1.1  jmcneill #define R9A07G044_MHU_RESETN		16
    154  1.1  jmcneill #define R9A07G044_DMAC_ARESETN		17
    155  1.1  jmcneill #define R9A07G044_DMAC_RST_ASYNC	18
    156  1.1  jmcneill #define R9A07G044_SYC_RESETN		19
    157  1.1  jmcneill #define R9A07G044_OSTM0_PRESETZ		20
    158  1.1  jmcneill #define R9A07G044_OSTM1_PRESETZ		21
    159  1.1  jmcneill #define R9A07G044_OSTM2_PRESETZ		22
    160  1.1  jmcneill #define R9A07G044_MTU_X_PRESET_MTU3	23
    161  1.1  jmcneill #define R9A07G044_POE3_RST_M_REG	24
    162  1.1  jmcneill #define R9A07G044_GPT_RST_C		25
    163  1.1  jmcneill #define R9A07G044_POEG_A_RST		26
    164  1.1  jmcneill #define R9A07G044_POEG_B_RST		27
    165  1.1  jmcneill #define R9A07G044_POEG_C_RST		28
    166  1.1  jmcneill #define R9A07G044_POEG_D_RST		29
    167  1.1  jmcneill #define R9A07G044_WDT0_PRESETN		30
    168  1.1  jmcneill #define R9A07G044_WDT1_PRESETN		31
    169  1.1  jmcneill #define R9A07G044_WDT2_PRESETN		32
    170  1.1  jmcneill #define R9A07G044_SPI_RST		33
    171  1.1  jmcneill #define R9A07G044_SDHI0_IXRST		34
    172  1.1  jmcneill #define R9A07G044_SDHI1_IXRST		35
    173  1.1  jmcneill #define R9A07G044_GPU_RESETN		36
    174  1.1  jmcneill #define R9A07G044_GPU_AXI_RESETN	37
    175  1.1  jmcneill #define R9A07G044_GPU_ACE_RESETN	38
    176  1.1  jmcneill #define R9A07G044_ISU_ARESETN		39
    177  1.1  jmcneill #define R9A07G044_ISU_PRESETN		40
    178  1.1  jmcneill #define R9A07G044_H264_X_RESET_VCP	41
    179  1.1  jmcneill #define R9A07G044_H264_CP_PRESET_P	42
    180  1.1  jmcneill #define R9A07G044_CRU_CMN_RSTB		43
    181  1.1  jmcneill #define R9A07G044_CRU_PRESETN		44
    182  1.1  jmcneill #define R9A07G044_CRU_ARESETN		45
    183  1.1  jmcneill #define R9A07G044_MIPI_DSI_CMN_RSTB	46
    184  1.1  jmcneill #define R9A07G044_MIPI_DSI_ARESET_N	47
    185  1.1  jmcneill #define R9A07G044_MIPI_DSI_PRESET_N	48
    186  1.1  jmcneill #define R9A07G044_LCDC_RESET_N		49
    187  1.1  jmcneill #define R9A07G044_SSI0_RST_M2_REG	50
    188  1.1  jmcneill #define R9A07G044_SSI1_RST_M2_REG	51
    189  1.1  jmcneill #define R9A07G044_SSI2_RST_M2_REG	52
    190  1.1  jmcneill #define R9A07G044_SSI3_RST_M2_REG	53
    191  1.1  jmcneill #define R9A07G044_SRC_RST		54
    192  1.1  jmcneill #define R9A07G044_USB_U2H0_HRESETN	55
    193  1.1  jmcneill #define R9A07G044_USB_U2H1_HRESETN	56
    194  1.1  jmcneill #define R9A07G044_USB_U2P_EXL_SYSRST	57
    195  1.1  jmcneill #define R9A07G044_USB_PRESETN		58
    196  1.1  jmcneill #define R9A07G044_ETH0_RST_HW_N		59
    197  1.1  jmcneill #define R9A07G044_ETH1_RST_HW_N		60
    198  1.1  jmcneill #define R9A07G044_I2C0_MRST		61
    199  1.1  jmcneill #define R9A07G044_I2C1_MRST		62
    200  1.1  jmcneill #define R9A07G044_I2C2_MRST		63
    201  1.1  jmcneill #define R9A07G044_I2C3_MRST		64
    202  1.1  jmcneill #define R9A07G044_SCIF0_RST_SYSTEM_N	65
    203  1.1  jmcneill #define R9A07G044_SCIF1_RST_SYSTEM_N	66
    204  1.1  jmcneill #define R9A07G044_SCIF2_RST_SYSTEM_N	67
    205  1.1  jmcneill #define R9A07G044_SCIF3_RST_SYSTEM_N	68
    206  1.1  jmcneill #define R9A07G044_SCIF4_RST_SYSTEM_N	69
    207  1.1  jmcneill #define R9A07G044_SCI0_RST		70
    208  1.1  jmcneill #define R9A07G044_SCI1_RST		71
    209  1.1  jmcneill #define R9A07G044_IRDA_RST		72
    210  1.1  jmcneill #define R9A07G044_RSPI0_RST		73
    211  1.1  jmcneill #define R9A07G044_RSPI1_RST		74
    212  1.1  jmcneill #define R9A07G044_RSPI2_RST		75
    213  1.1  jmcneill #define R9A07G044_CANFD_RSTP_N		76
    214  1.1  jmcneill #define R9A07G044_CANFD_RSTC_N		77
    215  1.1  jmcneill #define R9A07G044_GPIO_RSTN		78
    216  1.1  jmcneill #define R9A07G044_GPIO_PORT_RESETN	79
    217  1.1  jmcneill #define R9A07G044_GPIO_SPARE_RESETN	80
    218  1.1  jmcneill #define R9A07G044_ADC_PRESETN		81
    219  1.1  jmcneill #define R9A07G044_ADC_ADRST_N		82
    220  1.1  jmcneill #define R9A07G044_TSU_PRESETN		83
    221  1.1  jmcneill 
    222  1.1  jmcneill #endif /* __DT_BINDINGS_CLOCK_R9A07G044_CPG_H__ */
    223