11.1Sskrll/* $NetBSD: r9a07g054-cpg.h,v 1.1.1.1 2026/01/18 05:21:38 skrll Exp $ */ 21.1Sskrll 31.1Sskrll/* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) 41.1Sskrll * 51.1Sskrll * Copyright (C) 2022 Renesas Electronics Corp. 61.1Sskrll */ 71.1Sskrll#ifndef __DT_BINDINGS_CLOCK_R9A07G054_CPG_H__ 81.1Sskrll#define __DT_BINDINGS_CLOCK_R9A07G054_CPG_H__ 91.1Sskrll 101.1Sskrll#include <dt-bindings/clock/renesas-cpg-mssr.h> 111.1Sskrll 121.1Sskrll/* R9A07G054 CPG Core Clocks */ 131.1Sskrll#define R9A07G054_CLK_I 0 141.1Sskrll#define R9A07G054_CLK_I2 1 151.1Sskrll#define R9A07G054_CLK_G 2 161.1Sskrll#define R9A07G054_CLK_S0 3 171.1Sskrll#define R9A07G054_CLK_S1 4 181.1Sskrll#define R9A07G054_CLK_SPI0 5 191.1Sskrll#define R9A07G054_CLK_SPI1 6 201.1Sskrll#define R9A07G054_CLK_SD0 7 211.1Sskrll#define R9A07G054_CLK_SD1 8 221.1Sskrll#define R9A07G054_CLK_M0 9 231.1Sskrll#define R9A07G054_CLK_M1 10 241.1Sskrll#define R9A07G054_CLK_M2 11 251.1Sskrll#define R9A07G054_CLK_M3 12 261.1Sskrll#define R9A07G054_CLK_M4 13 271.1Sskrll#define R9A07G054_CLK_HP 14 281.1Sskrll#define R9A07G054_CLK_TSU 15 291.1Sskrll#define R9A07G054_CLK_ZT 16 301.1Sskrll#define R9A07G054_CLK_P0 17 311.1Sskrll#define R9A07G054_CLK_P1 18 321.1Sskrll#define R9A07G054_CLK_P2 19 331.1Sskrll#define R9A07G054_CLK_AT 20 341.1Sskrll#define R9A07G054_OSCCLK 21 351.1Sskrll#define R9A07G054_CLK_P0_DIV2 22 361.1Sskrll#define R9A07G054_CLK_DRP_M 23 371.1Sskrll#define R9A07G054_CLK_DRP_D 24 381.1Sskrll#define R9A07G054_CLK_DRP_A 25 391.1Sskrll 401.1Sskrll/* R9A07G054 Module Clocks */ 411.1Sskrll#define R9A07G054_CA55_SCLK 0 421.1Sskrll#define R9A07G054_CA55_PCLK 1 431.1Sskrll#define R9A07G054_CA55_ATCLK 2 441.1Sskrll#define R9A07G054_CA55_GICCLK 3 451.1Sskrll#define R9A07G054_CA55_PERICLK 4 461.1Sskrll#define R9A07G054_CA55_ACLK 5 471.1Sskrll#define R9A07G054_CA55_TSCLK 6 481.1Sskrll#define R9A07G054_GIC600_GICCLK 7 491.1Sskrll#define R9A07G054_IA55_CLK 8 501.1Sskrll#define R9A07G054_IA55_PCLK 9 511.1Sskrll#define R9A07G054_MHU_PCLK 10 521.1Sskrll#define R9A07G054_SYC_CNT_CLK 11 531.1Sskrll#define R9A07G054_DMAC_ACLK 12 541.1Sskrll#define R9A07G054_DMAC_PCLK 13 551.1Sskrll#define R9A07G054_OSTM0_PCLK 14 561.1Sskrll#define R9A07G054_OSTM1_PCLK 15 571.1Sskrll#define R9A07G054_OSTM2_PCLK 16 581.1Sskrll#define R9A07G054_MTU_X_MCK_MTU3 17 591.1Sskrll#define R9A07G054_POE3_CLKM_POE 18 601.1Sskrll#define R9A07G054_GPT_PCLK 19 611.1Sskrll#define R9A07G054_POEG_A_CLKP 20 621.1Sskrll#define R9A07G054_POEG_B_CLKP 21 631.1Sskrll#define R9A07G054_POEG_C_CLKP 22 641.1Sskrll#define R9A07G054_POEG_D_CLKP 23 651.1Sskrll#define R9A07G054_WDT0_PCLK 24 661.1Sskrll#define R9A07G054_WDT0_CLK 25 671.1Sskrll#define R9A07G054_WDT1_PCLK 26 681.1Sskrll#define R9A07G054_WDT1_CLK 27 691.1Sskrll#define R9A07G054_WDT2_PCLK 28 701.1Sskrll#define R9A07G054_WDT2_CLK 29 711.1Sskrll#define R9A07G054_SPI_CLK2 30 721.1Sskrll#define R9A07G054_SPI_CLK 31 731.1Sskrll#define R9A07G054_SDHI0_IMCLK 32 741.1Sskrll#define R9A07G054_SDHI0_IMCLK2 33 751.1Sskrll#define R9A07G054_SDHI0_CLK_HS 34 761.1Sskrll#define R9A07G054_SDHI0_ACLK 35 771.1Sskrll#define R9A07G054_SDHI1_IMCLK 36 781.1Sskrll#define R9A07G054_SDHI1_IMCLK2 37 791.1Sskrll#define R9A07G054_SDHI1_CLK_HS 38 801.1Sskrll#define R9A07G054_SDHI1_ACLK 39 811.1Sskrll#define R9A07G054_GPU_CLK 40 821.1Sskrll#define R9A07G054_GPU_AXI_CLK 41 831.1Sskrll#define R9A07G054_GPU_ACE_CLK 42 841.1Sskrll#define R9A07G054_ISU_ACLK 43 851.1Sskrll#define R9A07G054_ISU_PCLK 44 861.1Sskrll#define R9A07G054_H264_CLK_A 45 871.1Sskrll#define R9A07G054_H264_CLK_P 46 881.1Sskrll#define R9A07G054_CRU_SYSCLK 47 891.1Sskrll#define R9A07G054_CRU_VCLK 48 901.1Sskrll#define R9A07G054_CRU_PCLK 49 911.1Sskrll#define R9A07G054_CRU_ACLK 50 921.1Sskrll#define R9A07G054_MIPI_DSI_PLLCLK 51 931.1Sskrll#define R9A07G054_MIPI_DSI_SYSCLK 52 941.1Sskrll#define R9A07G054_MIPI_DSI_ACLK 53 951.1Sskrll#define R9A07G054_MIPI_DSI_PCLK 54 961.1Sskrll#define R9A07G054_MIPI_DSI_VCLK 55 971.1Sskrll#define R9A07G054_MIPI_DSI_LPCLK 56 981.1Sskrll#define R9A07G054_LCDC_CLK_A 57 991.1Sskrll#define R9A07G054_LCDC_CLK_P 58 1001.1Sskrll#define R9A07G054_LCDC_CLK_D 59 1011.1Sskrll#define R9A07G054_SSI0_PCLK2 60 1021.1Sskrll#define R9A07G054_SSI0_PCLK_SFR 61 1031.1Sskrll#define R9A07G054_SSI1_PCLK2 62 1041.1Sskrll#define R9A07G054_SSI1_PCLK_SFR 63 1051.1Sskrll#define R9A07G054_SSI2_PCLK2 64 1061.1Sskrll#define R9A07G054_SSI2_PCLK_SFR 65 1071.1Sskrll#define R9A07G054_SSI3_PCLK2 66 1081.1Sskrll#define R9A07G054_SSI3_PCLK_SFR 67 1091.1Sskrll#define R9A07G054_SRC_CLKP 68 1101.1Sskrll#define R9A07G054_USB_U2H0_HCLK 69 1111.1Sskrll#define R9A07G054_USB_U2H1_HCLK 70 1121.1Sskrll#define R9A07G054_USB_U2P_EXR_CPUCLK 71 1131.1Sskrll#define R9A07G054_USB_PCLK 72 1141.1Sskrll#define R9A07G054_ETH0_CLK_AXI 73 1151.1Sskrll#define R9A07G054_ETH0_CLK_CHI 74 1161.1Sskrll#define R9A07G054_ETH1_CLK_AXI 75 1171.1Sskrll#define R9A07G054_ETH1_CLK_CHI 76 1181.1Sskrll#define R9A07G054_I2C0_PCLK 77 1191.1Sskrll#define R9A07G054_I2C1_PCLK 78 1201.1Sskrll#define R9A07G054_I2C2_PCLK 79 1211.1Sskrll#define R9A07G054_I2C3_PCLK 80 1221.1Sskrll#define R9A07G054_SCIF0_CLK_PCK 81 1231.1Sskrll#define R9A07G054_SCIF1_CLK_PCK 82 1241.1Sskrll#define R9A07G054_SCIF2_CLK_PCK 83 1251.1Sskrll#define R9A07G054_SCIF3_CLK_PCK 84 1261.1Sskrll#define R9A07G054_SCIF4_CLK_PCK 85 1271.1Sskrll#define R9A07G054_SCI0_CLKP 86 1281.1Sskrll#define R9A07G054_SCI1_CLKP 87 1291.1Sskrll#define R9A07G054_IRDA_CLKP 88 1301.1Sskrll#define R9A07G054_RSPI0_CLKB 89 1311.1Sskrll#define R9A07G054_RSPI1_CLKB 90 1321.1Sskrll#define R9A07G054_RSPI2_CLKB 91 1331.1Sskrll#define R9A07G054_CANFD_PCLK 92 1341.1Sskrll#define R9A07G054_GPIO_HCLK 93 1351.1Sskrll#define R9A07G054_ADC_ADCLK 94 1361.1Sskrll#define R9A07G054_ADC_PCLK 95 1371.1Sskrll#define R9A07G054_TSU_PCLK 96 1381.1Sskrll#define R9A07G054_STPAI_INITCLK 97 1391.1Sskrll#define R9A07G054_STPAI_ACLK 98 1401.1Sskrll#define R9A07G054_STPAI_MCLK 99 1411.1Sskrll#define R9A07G054_STPAI_DCLKIN 100 1421.1Sskrll#define R9A07G054_STPAI_ACLK_DRP 101 1431.1Sskrll 1441.1Sskrll/* R9A07G054 Resets */ 1451.1Sskrll#define R9A07G054_CA55_RST_1_0 0 1461.1Sskrll#define R9A07G054_CA55_RST_1_1 1 1471.1Sskrll#define R9A07G054_CA55_RST_3_0 2 1481.1Sskrll#define R9A07G054_CA55_RST_3_1 3 1491.1Sskrll#define R9A07G054_CA55_RST_4 4 1501.1Sskrll#define R9A07G054_CA55_RST_5 5 1511.1Sskrll#define R9A07G054_CA55_RST_6 6 1521.1Sskrll#define R9A07G054_CA55_RST_7 7 1531.1Sskrll#define R9A07G054_CA55_RST_8 8 1541.1Sskrll#define R9A07G054_CA55_RST_9 9 1551.1Sskrll#define R9A07G054_CA55_RST_10 10 1561.1Sskrll#define R9A07G054_CA55_RST_11 11 1571.1Sskrll#define R9A07G054_CA55_RST_12 12 1581.1Sskrll#define R9A07G054_GIC600_GICRESET_N 13 1591.1Sskrll#define R9A07G054_GIC600_DBG_GICRESET_N 14 1601.1Sskrll#define R9A07G054_IA55_RESETN 15 1611.1Sskrll#define R9A07G054_MHU_RESETN 16 1621.1Sskrll#define R9A07G054_DMAC_ARESETN 17 1631.1Sskrll#define R9A07G054_DMAC_RST_ASYNC 18 1641.1Sskrll#define R9A07G054_SYC_RESETN 19 1651.1Sskrll#define R9A07G054_OSTM0_PRESETZ 20 1661.1Sskrll#define R9A07G054_OSTM1_PRESETZ 21 1671.1Sskrll#define R9A07G054_OSTM2_PRESETZ 22 1681.1Sskrll#define R9A07G054_MTU_X_PRESET_MTU3 23 1691.1Sskrll#define R9A07G054_POE3_RST_M_REG 24 1701.1Sskrll#define R9A07G054_GPT_RST_C 25 1711.1Sskrll#define R9A07G054_POEG_A_RST 26 1721.1Sskrll#define R9A07G054_POEG_B_RST 27 1731.1Sskrll#define R9A07G054_POEG_C_RST 28 1741.1Sskrll#define R9A07G054_POEG_D_RST 29 1751.1Sskrll#define R9A07G054_WDT0_PRESETN 30 1761.1Sskrll#define R9A07G054_WDT1_PRESETN 31 1771.1Sskrll#define R9A07G054_WDT2_PRESETN 32 1781.1Sskrll#define R9A07G054_SPI_RST 33 1791.1Sskrll#define R9A07G054_SDHI0_IXRST 34 1801.1Sskrll#define R9A07G054_SDHI1_IXRST 35 1811.1Sskrll#define R9A07G054_GPU_RESETN 36 1821.1Sskrll#define R9A07G054_GPU_AXI_RESETN 37 1831.1Sskrll#define R9A07G054_GPU_ACE_RESETN 38 1841.1Sskrll#define R9A07G054_ISU_ARESETN 39 1851.1Sskrll#define R9A07G054_ISU_PRESETN 40 1861.1Sskrll#define R9A07G054_H264_X_RESET_VCP 41 1871.1Sskrll#define R9A07G054_H264_CP_PRESET_P 42 1881.1Sskrll#define R9A07G054_CRU_CMN_RSTB 43 1891.1Sskrll#define R9A07G054_CRU_PRESETN 44 1901.1Sskrll#define R9A07G054_CRU_ARESETN 45 1911.1Sskrll#define R9A07G054_MIPI_DSI_CMN_RSTB 46 1921.1Sskrll#define R9A07G054_MIPI_DSI_ARESET_N 47 1931.1Sskrll#define R9A07G054_MIPI_DSI_PRESET_N 48 1941.1Sskrll#define R9A07G054_LCDC_RESET_N 49 1951.1Sskrll#define R9A07G054_SSI0_RST_M2_REG 50 1961.1Sskrll#define R9A07G054_SSI1_RST_M2_REG 51 1971.1Sskrll#define R9A07G054_SSI2_RST_M2_REG 52 1981.1Sskrll#define R9A07G054_SSI3_RST_M2_REG 53 1991.1Sskrll#define R9A07G054_SRC_RST 54 2001.1Sskrll#define R9A07G054_USB_U2H0_HRESETN 55 2011.1Sskrll#define R9A07G054_USB_U2H1_HRESETN 56 2021.1Sskrll#define R9A07G054_USB_U2P_EXL_SYSRST 57 2031.1Sskrll#define R9A07G054_USB_PRESETN 58 2041.1Sskrll#define R9A07G054_ETH0_RST_HW_N 59 2051.1Sskrll#define R9A07G054_ETH1_RST_HW_N 60 2061.1Sskrll#define R9A07G054_I2C0_MRST 61 2071.1Sskrll#define R9A07G054_I2C1_MRST 62 2081.1Sskrll#define R9A07G054_I2C2_MRST 63 2091.1Sskrll#define R9A07G054_I2C3_MRST 64 2101.1Sskrll#define R9A07G054_SCIF0_RST_SYSTEM_N 65 2111.1Sskrll#define R9A07G054_SCIF1_RST_SYSTEM_N 66 2121.1Sskrll#define R9A07G054_SCIF2_RST_SYSTEM_N 67 2131.1Sskrll#define R9A07G054_SCIF3_RST_SYSTEM_N 68 2141.1Sskrll#define R9A07G054_SCIF4_RST_SYSTEM_N 69 2151.1Sskrll#define R9A07G054_SCI0_RST 70 2161.1Sskrll#define R9A07G054_SCI1_RST 71 2171.1Sskrll#define R9A07G054_IRDA_RST 72 2181.1Sskrll#define R9A07G054_RSPI0_RST 73 2191.1Sskrll#define R9A07G054_RSPI1_RST 74 2201.1Sskrll#define R9A07G054_RSPI2_RST 75 2211.1Sskrll#define R9A07G054_CANFD_RSTP_N 76 2221.1Sskrll#define R9A07G054_CANFD_RSTC_N 77 2231.1Sskrll#define R9A07G054_GPIO_RSTN 78 2241.1Sskrll#define R9A07G054_GPIO_PORT_RESETN 79 2251.1Sskrll#define R9A07G054_GPIO_SPARE_RESETN 80 2261.1Sskrll#define R9A07G054_ADC_PRESETN 81 2271.1Sskrll#define R9A07G054_ADC_ADRST_N 82 2281.1Sskrll#define R9A07G054_TSU_PRESETN 83 2291.1Sskrll#define R9A07G054_STPAI_ARESETN 84 2301.1Sskrll 2311.1Sskrll/* Power domain IDs. */ 2321.1Sskrll#define R9A07G054_PD_ALWAYS_ON 0 2331.1Sskrll#define R9A07G054_PD_GIC 1 2341.1Sskrll#define R9A07G054_PD_IA55 2 2351.1Sskrll#define R9A07G054_PD_MHU 3 2361.1Sskrll#define R9A07G054_PD_CORESIGHT 4 2371.1Sskrll#define R9A07G054_PD_SYC 5 2381.1Sskrll#define R9A07G054_PD_DMAC 6 2391.1Sskrll#define R9A07G054_PD_GTM0 7 2401.1Sskrll#define R9A07G054_PD_GTM1 8 2411.1Sskrll#define R9A07G054_PD_GTM2 9 2421.1Sskrll#define R9A07G054_PD_MTU 10 2431.1Sskrll#define R9A07G054_PD_POE3 11 2441.1Sskrll#define R9A07G054_PD_GPT 12 2451.1Sskrll#define R9A07G054_PD_POEGA 13 2461.1Sskrll#define R9A07G054_PD_POEGB 14 2471.1Sskrll#define R9A07G054_PD_POEGC 15 2481.1Sskrll#define R9A07G054_PD_POEGD 16 2491.1Sskrll#define R9A07G054_PD_WDT0 17 2501.1Sskrll#define R9A07G054_PD_WDT1 18 2511.1Sskrll#define R9A07G054_PD_SPI 19 2521.1Sskrll#define R9A07G054_PD_SDHI0 20 2531.1Sskrll#define R9A07G054_PD_SDHI1 21 2541.1Sskrll#define R9A07G054_PD_3DGE 22 2551.1Sskrll#define R9A07G054_PD_ISU 23 2561.1Sskrll#define R9A07G054_PD_VCPL4 24 2571.1Sskrll#define R9A07G054_PD_CRU 25 2581.1Sskrll#define R9A07G054_PD_MIPI_DSI 26 2591.1Sskrll#define R9A07G054_PD_LCDC 27 2601.1Sskrll#define R9A07G054_PD_SSI0 28 2611.1Sskrll#define R9A07G054_PD_SSI1 29 2621.1Sskrll#define R9A07G054_PD_SSI2 30 2631.1Sskrll#define R9A07G054_PD_SSI3 31 2641.1Sskrll#define R9A07G054_PD_SRC 32 2651.1Sskrll#define R9A07G054_PD_USB0 33 2661.1Sskrll#define R9A07G054_PD_USB1 34 2671.1Sskrll#define R9A07G054_PD_USB_PHY 35 2681.1Sskrll#define R9A07G054_PD_ETHER0 36 2691.1Sskrll#define R9A07G054_PD_ETHER1 37 2701.1Sskrll#define R9A07G054_PD_I2C0 38 2711.1Sskrll#define R9A07G054_PD_I2C1 39 2721.1Sskrll#define R9A07G054_PD_I2C2 40 2731.1Sskrll#define R9A07G054_PD_I2C3 41 2741.1Sskrll#define R9A07G054_PD_SCIF0 42 2751.1Sskrll#define R9A07G054_PD_SCIF1 43 2761.1Sskrll#define R9A07G054_PD_SCIF2 44 2771.1Sskrll#define R9A07G054_PD_SCIF3 45 2781.1Sskrll#define R9A07G054_PD_SCIF4 46 2791.1Sskrll#define R9A07G054_PD_SCI0 47 2801.1Sskrll#define R9A07G054_PD_SCI1 48 2811.1Sskrll#define R9A07G054_PD_IRDA 49 2821.1Sskrll#define R9A07G054_PD_RSPI0 50 2831.1Sskrll#define R9A07G054_PD_RSPI1 51 2841.1Sskrll#define R9A07G054_PD_RSPI2 52 2851.1Sskrll#define R9A07G054_PD_CANFD 53 2861.1Sskrll#define R9A07G054_PD_ADC 54 2871.1Sskrll#define R9A07G054_PD_TSU 55 2881.1Sskrll 2891.1Sskrll#endif /* __DT_BINDINGS_CLOCK_R9A07G054_CPG_H__ */ 290