11.1Sskrll/*	$NetBSD: renesas,r8a779h0-cpg-mssr.h,v 1.1.1.1 2026/01/18 05:21:38 skrll Exp $	*/
21.1Sskrll
31.1Sskrll/* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */
41.1Sskrll/*
51.1Sskrll * Copyright (C) 2023 Renesas Electronics Corp.
61.1Sskrll */
71.1Sskrll#ifndef __DT_BINDINGS_CLOCK_RENESAS_R8A779H0_CPG_MSSR_H__
81.1Sskrll#define __DT_BINDINGS_CLOCK_RENESAS_R8A779H0_CPG_MSSR_H__
91.1Sskrll
101.1Sskrll#include <dt-bindings/clock/renesas-cpg-mssr.h>
111.1Sskrll
121.1Sskrll/* r8a779h0 CPG Core Clocks */
131.1Sskrll
141.1Sskrll#define R8A779H0_CLK_ZX			0
151.1Sskrll#define R8A779H0_CLK_ZD			1
161.1Sskrll#define R8A779H0_CLK_ZS			2
171.1Sskrll#define R8A779H0_CLK_ZT			3
181.1Sskrll#define R8A779H0_CLK_ZTR		4
191.1Sskrll#define R8A779H0_CLK_S0D2		5
201.1Sskrll#define R8A779H0_CLK_S0D3		6
211.1Sskrll#define R8A779H0_CLK_S0D4		7
221.1Sskrll#define R8A779H0_CLK_S0D1_VIO		8
231.1Sskrll#define R8A779H0_CLK_S0D2_VIO		9
241.1Sskrll#define R8A779H0_CLK_S0D4_VIO		10
251.1Sskrll#define R8A779H0_CLK_S0D8_VIO		11
261.1Sskrll#define R8A779H0_CLK_VIOBUSD1		12
271.1Sskrll#define R8A779H0_CLK_VIOBUSD2		13
281.1Sskrll#define R8A779H0_CLK_S0D1_VC		14
291.1Sskrll#define R8A779H0_CLK_S0D2_VC		15
301.1Sskrll#define R8A779H0_CLK_S0D4_VC		16
311.1Sskrll#define R8A779H0_CLK_VCBUSD1		17
321.1Sskrll#define R8A779H0_CLK_VCBUSD2		18
331.1Sskrll#define R8A779H0_CLK_S0D2_MM		19
341.1Sskrll#define R8A779H0_CLK_S0D4_MM		20
351.1Sskrll#define R8A779H0_CLK_S0D2_U3DG		21
361.1Sskrll#define R8A779H0_CLK_S0D4_U3DG		22
371.1Sskrll#define R8A779H0_CLK_S0D2_RT		23
381.1Sskrll#define R8A779H0_CLK_S0D3_RT		24
391.1Sskrll#define R8A779H0_CLK_S0D4_RT		25
401.1Sskrll#define R8A779H0_CLK_S0D6_RT		26
411.1Sskrll#define R8A779H0_CLK_S0D2_PER		27
421.1Sskrll#define R8A779H0_CLK_S0D3_PER		28
431.1Sskrll#define R8A779H0_CLK_S0D4_PER		29
441.1Sskrll#define R8A779H0_CLK_S0D6_PER		30
451.1Sskrll#define R8A779H0_CLK_S0D12_PER		31
461.1Sskrll#define R8A779H0_CLK_S0D24_PER		32
471.1Sskrll#define R8A779H0_CLK_S0D1_HSC		33
481.1Sskrll#define R8A779H0_CLK_S0D2_HSC		34
491.1Sskrll#define R8A779H0_CLK_S0D4_HSC		35
501.1Sskrll#define R8A779H0_CLK_S0D8_HSC		36
511.1Sskrll#define R8A779H0_CLK_SVD1_IR		37
521.1Sskrll#define R8A779H0_CLK_SVD2_IR		38
531.1Sskrll#define R8A779H0_CLK_IMPAD1		39
541.1Sskrll#define R8A779H0_CLK_IMPAD4		40
551.1Sskrll#define R8A779H0_CLK_IMPB		41
561.1Sskrll#define R8A779H0_CLK_SVD1_VIP		42
571.1Sskrll#define R8A779H0_CLK_SVD2_VIP		43
581.1Sskrll#define R8A779H0_CLK_CL			44
591.1Sskrll#define R8A779H0_CLK_CL16M		45
601.1Sskrll#define R8A779H0_CLK_CL16M_MM		46
611.1Sskrll#define R8A779H0_CLK_CL16M_RT		47
621.1Sskrll#define R8A779H0_CLK_CL16M_PER		48
631.1Sskrll#define R8A779H0_CLK_CL16M_HSC		49
641.1Sskrll#define R8A779H0_CLK_ZC0		50
651.1Sskrll#define R8A779H0_CLK_ZC1		51
661.1Sskrll#define R8A779H0_CLK_ZC2		52
671.1Sskrll#define R8A779H0_CLK_ZC3		53
681.1Sskrll#define R8A779H0_CLK_ZB3		54
691.1Sskrll#define R8A779H0_CLK_ZB3D2		55
701.1Sskrll#define R8A779H0_CLK_ZB3D4		56
711.1Sskrll#define R8A779H0_CLK_ZG			57
721.1Sskrll#define R8A779H0_CLK_SD0H		58
731.1Sskrll#define R8A779H0_CLK_SD0		59
741.1Sskrll#define R8A779H0_CLK_RPC		60
751.1Sskrll#define R8A779H0_CLK_RPCD2		61
761.1Sskrll#define R8A779H0_CLK_MSO		62
771.1Sskrll#define R8A779H0_CLK_CANFD		63
781.1Sskrll#define R8A779H0_CLK_CSI		64
791.1Sskrll#define R8A779H0_CLK_FRAY		65
801.1Sskrll#define R8A779H0_CLK_IPC		66
811.1Sskrll#define R8A779H0_CLK_SASYNCRT		67
821.1Sskrll#define R8A779H0_CLK_SASYNCPERD1	68
831.1Sskrll#define R8A779H0_CLK_SASYNCPERD2	69
841.1Sskrll#define R8A779H0_CLK_SASYNCPERD4	70
851.1Sskrll#define R8A779H0_CLK_DSIEXT		71
861.1Sskrll#define R8A779H0_CLK_DSIREF		72
871.1Sskrll#define R8A779H0_CLK_ADGH		73
881.1Sskrll#define R8A779H0_CLK_OSC		74
891.1Sskrll#define R8A779H0_CLK_ZR0		75
901.1Sskrll#define R8A779H0_CLK_ZR1		76
911.1Sskrll#define R8A779H0_CLK_ZR2		77
921.1Sskrll#define R8A779H0_CLK_RGMII		78
931.1Sskrll#define R8A779H0_CLK_CPEX		79
941.1Sskrll#define R8A779H0_CLK_CP			80
951.1Sskrll#define R8A779H0_CLK_CBFUSA		81
961.1Sskrll#define R8A779H0_CLK_R			82
971.1Sskrll
981.1Sskrll#endif /* __DT_BINDINGS_CLOCK_RENESAS_R8A779H0_CPG_MSSR_H__ */
99