1 /* $NetBSD: rk3288-cru.h,v 1.1.1.1.8.2 2017/12/03 11:38:36 jdolecek Exp $ */ 2 3 /* 4 * Copyright (c) 2014 MundoReader S.L. 5 * Author: Heiko Stuebner <heiko (at) sntech.de> 6 * 7 * This program is free software; you can redistribute it and/or modify 8 * it under the terms of the GNU General Public License as published by 9 * the Free Software Foundation; either version 2 of the License, or 10 * (at your option) any later version. 11 * 12 * This program is distributed in the hope that it will be useful, 13 * but WITHOUT ANY WARRANTY; without even the implied warranty of 14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 15 * GNU General Public License for more details. 16 */ 17 18 #ifndef _DT_BINDINGS_CLK_ROCKCHIP_RK3288_H 19 #define _DT_BINDINGS_CLK_ROCKCHIP_RK3288_H 20 21 /* core clocks */ 22 #define PLL_APLL 1 23 #define PLL_DPLL 2 24 #define PLL_CPLL 3 25 #define PLL_GPLL 4 26 #define PLL_NPLL 5 27 #define ARMCLK 6 28 29 /* sclk gates (special clocks) */ 30 #define SCLK_GPU 64 31 #define SCLK_SPI0 65 32 #define SCLK_SPI1 66 33 #define SCLK_SPI2 67 34 #define SCLK_SDMMC 68 35 #define SCLK_SDIO0 69 36 #define SCLK_SDIO1 70 37 #define SCLK_EMMC 71 38 #define SCLK_TSADC 72 39 #define SCLK_SARADC 73 40 #define SCLK_PS2C 74 41 #define SCLK_NANDC0 75 42 #define SCLK_NANDC1 76 43 #define SCLK_UART0 77 44 #define SCLK_UART1 78 45 #define SCLK_UART2 79 46 #define SCLK_UART3 80 47 #define SCLK_UART4 81 48 #define SCLK_I2S0 82 49 #define SCLK_SPDIF 83 50 #define SCLK_SPDIF8CH 84 51 #define SCLK_TIMER0 85 52 #define SCLK_TIMER1 86 53 #define SCLK_TIMER2 87 54 #define SCLK_TIMER3 88 55 #define SCLK_TIMER4 89 56 #define SCLK_TIMER5 90 57 #define SCLK_TIMER6 91 58 #define SCLK_HSADC 92 59 #define SCLK_OTGPHY0 93 60 #define SCLK_OTGPHY1 94 61 #define SCLK_OTGPHY2 95 62 #define SCLK_OTG_ADP 96 63 #define SCLK_HSICPHY480M 97 64 #define SCLK_HSICPHY12M 98 65 #define SCLK_MACREF 99 66 #define SCLK_LCDC_PWM0 100 67 #define SCLK_LCDC_PWM1 101 68 #define SCLK_MAC_RX 102 69 #define SCLK_MAC_TX 103 70 #define SCLK_EDP_24M 104 71 #define SCLK_EDP 105 72 #define SCLK_RGA 106 73 #define SCLK_ISP 107 74 #define SCLK_ISP_JPE 108 75 #define SCLK_HDMI_HDCP 109 76 #define SCLK_HDMI_CEC 110 77 #define SCLK_HEVC_CABAC 111 78 #define SCLK_HEVC_CORE 112 79 #define SCLK_I2S0_OUT 113 80 #define SCLK_SDMMC_DRV 114 81 #define SCLK_SDIO0_DRV 115 82 #define SCLK_SDIO1_DRV 116 83 #define SCLK_EMMC_DRV 117 84 #define SCLK_SDMMC_SAMPLE 118 85 #define SCLK_SDIO0_SAMPLE 119 86 #define SCLK_SDIO1_SAMPLE 120 87 #define SCLK_EMMC_SAMPLE 121 88 #define SCLK_USBPHY480M_SRC 122 89 #define SCLK_PVTM_CORE 123 90 #define SCLK_PVTM_GPU 124 91 #define SCLK_CRYPTO 125 92 #define SCLK_MIPIDSI_24M 126 93 #define SCLK_VIP_OUT 127 94 95 #define SCLK_MAC 151 96 #define SCLK_MACREF_OUT 152 97 98 #define DCLK_VOP0 190 99 #define DCLK_VOP1 191 100 101 /* aclk gates */ 102 #define ACLK_GPU 192 103 #define ACLK_DMAC1 193 104 #define ACLK_DMAC2 194 105 #define ACLK_MMU 195 106 #define ACLK_GMAC 196 107 #define ACLK_VOP0 197 108 #define ACLK_VOP1 198 109 #define ACLK_CRYPTO 199 110 #define ACLK_RGA 200 111 #define ACLK_RGA_NIU 201 112 #define ACLK_IEP 202 113 #define ACLK_VIO0_NIU 203 114 #define ACLK_VIP 204 115 #define ACLK_ISP 205 116 #define ACLK_VIO1_NIU 206 117 #define ACLK_HEVC 207 118 #define ACLK_VCODEC 208 119 #define ACLK_CPU 209 120 #define ACLK_PERI 210 121 122 /* pclk gates */ 123 #define PCLK_GPIO0 320 124 #define PCLK_GPIO1 321 125 #define PCLK_GPIO2 322 126 #define PCLK_GPIO3 323 127 #define PCLK_GPIO4 324 128 #define PCLK_GPIO5 325 129 #define PCLK_GPIO6 326 130 #define PCLK_GPIO7 327 131 #define PCLK_GPIO8 328 132 #define PCLK_GRF 329 133 #define PCLK_SGRF 330 134 #define PCLK_PMU 331 135 #define PCLK_I2C0 332 136 #define PCLK_I2C1 333 137 #define PCLK_I2C2 334 138 #define PCLK_I2C3 335 139 #define PCLK_I2C4 336 140 #define PCLK_I2C5 337 141 #define PCLK_SPI0 338 142 #define PCLK_SPI1 339 143 #define PCLK_SPI2 340 144 #define PCLK_UART0 341 145 #define PCLK_UART1 342 146 #define PCLK_UART2 343 147 #define PCLK_UART3 344 148 #define PCLK_UART4 345 149 #define PCLK_TSADC 346 150 #define PCLK_SARADC 347 151 #define PCLK_SIM 348 152 #define PCLK_GMAC 349 153 #define PCLK_PWM 350 154 #define PCLK_RKPWM 351 155 #define PCLK_PS2C 352 156 #define PCLK_TIMER 353 157 #define PCLK_TZPC 354 158 #define PCLK_EDP_CTRL 355 159 #define PCLK_MIPI_DSI0 356 160 #define PCLK_MIPI_DSI1 357 161 #define PCLK_MIPI_CSI 358 162 #define PCLK_LVDS_PHY 359 163 #define PCLK_HDMI_CTRL 360 164 #define PCLK_VIO2_H2P 361 165 #define PCLK_CPU 362 166 #define PCLK_PERI 363 167 #define PCLK_DDRUPCTL0 364 168 #define PCLK_PUBL0 365 169 #define PCLK_DDRUPCTL1 366 170 #define PCLK_PUBL1 367 171 #define PCLK_WDT 368 172 #define PCLK_EFUSE256 369 173 #define PCLK_EFUSE1024 370 174 #define PCLK_ISP_IN 371 175 176 /* hclk gates */ 177 #define HCLK_GPS 448 178 #define HCLK_OTG0 449 179 #define HCLK_USBHOST0 450 180 #define HCLK_USBHOST1 451 181 #define HCLK_HSIC 452 182 #define HCLK_NANDC0 453 183 #define HCLK_NANDC1 454 184 #define HCLK_TSP 455 185 #define HCLK_SDMMC 456 186 #define HCLK_SDIO0 457 187 #define HCLK_SDIO1 458 188 #define HCLK_EMMC 459 189 #define HCLK_HSADC 460 190 #define HCLK_CRYPTO 461 191 #define HCLK_I2S0 462 192 #define HCLK_SPDIF 463 193 #define HCLK_SPDIF8CH 464 194 #define HCLK_VOP0 465 195 #define HCLK_VOP1 466 196 #define HCLK_ROM 467 197 #define HCLK_IEP 468 198 #define HCLK_ISP 469 199 #define HCLK_RGA 470 200 #define HCLK_VIO_AHB_ARBI 471 201 #define HCLK_VIO_NIU 472 202 #define HCLK_VIP 473 203 #define HCLK_VIO2_H2P 474 204 #define HCLK_HEVC 475 205 #define HCLK_VCODEC 476 206 #define HCLK_CPU 477 207 #define HCLK_PERI 478 208 209 #define CLK_NR_CLKS (HCLK_PERI + 1) 210 211 /* soft-reset indices */ 212 #define SRST_CORE0 0 213 #define SRST_CORE1 1 214 #define SRST_CORE2 2 215 #define SRST_CORE3 3 216 #define SRST_CORE0_PO 4 217 #define SRST_CORE1_PO 5 218 #define SRST_CORE2_PO 6 219 #define SRST_CORE3_PO 7 220 #define SRST_PDCORE_STRSYS 8 221 #define SRST_PDBUS_STRSYS 9 222 #define SRST_L2C 10 223 #define SRST_TOPDBG 11 224 #define SRST_CORE0_DBG 12 225 #define SRST_CORE1_DBG 13 226 #define SRST_CORE2_DBG 14 227 #define SRST_CORE3_DBG 15 228 229 #define SRST_PDBUG_AHB_ARBITOR 16 230 #define SRST_EFUSE256 17 231 #define SRST_DMAC1 18 232 #define SRST_INTMEM 19 233 #define SRST_ROM 20 234 #define SRST_SPDIF8CH 21 235 #define SRST_TIMER 22 236 #define SRST_I2S0 23 237 #define SRST_SPDIF 24 238 #define SRST_TIMER0 25 239 #define SRST_TIMER1 26 240 #define SRST_TIMER2 27 241 #define SRST_TIMER3 28 242 #define SRST_TIMER4 29 243 #define SRST_TIMER5 30 244 #define SRST_EFUSE 31 245 246 #define SRST_GPIO0 32 247 #define SRST_GPIO1 33 248 #define SRST_GPIO2 34 249 #define SRST_GPIO3 35 250 #define SRST_GPIO4 36 251 #define SRST_GPIO5 37 252 #define SRST_GPIO6 38 253 #define SRST_GPIO7 39 254 #define SRST_GPIO8 40 255 #define SRST_I2C0 42 256 #define SRST_I2C1 43 257 #define SRST_I2C2 44 258 #define SRST_I2C3 45 259 #define SRST_I2C4 46 260 #define SRST_I2C5 47 261 262 #define SRST_DWPWM 48 263 #define SRST_MMC_PERI 49 264 #define SRST_PERIPH_MMU 50 265 #define SRST_DAP 51 266 #define SRST_DAP_SYS 52 267 #define SRST_TPIU 53 268 #define SRST_PMU_APB 54 269 #define SRST_GRF 55 270 #define SRST_PMU 56 271 #define SRST_PERIPH_AXI 57 272 #define SRST_PERIPH_AHB 58 273 #define SRST_PERIPH_APB 59 274 #define SRST_PERIPH_NIU 60 275 #define SRST_PDPERI_AHB_ARBI 61 276 #define SRST_EMEM 62 277 #define SRST_USB_PERI 63 278 279 #define SRST_DMAC2 64 280 #define SRST_MAC 66 281 #define SRST_GPS 67 282 #define SRST_RKPWM 69 283 #define SRST_CCP 71 284 #define SRST_USBHOST0 72 285 #define SRST_HSIC 73 286 #define SRST_HSIC_AUX 74 287 #define SRST_HSIC_PHY 75 288 #define SRST_HSADC 76 289 #define SRST_NANDC0 77 290 #define SRST_NANDC1 78 291 292 #define SRST_TZPC 80 293 #define SRST_SPI0 83 294 #define SRST_SPI1 84 295 #define SRST_SPI2 85 296 #define SRST_SARADC 87 297 #define SRST_PDALIVE_NIU 88 298 #define SRST_PDPMU_INTMEM 89 299 #define SRST_PDPMU_NIU 90 300 #define SRST_SGRF 91 301 302 #define SRST_VIO_ARBI 96 303 #define SRST_RGA_NIU 97 304 #define SRST_VIO0_NIU_AXI 98 305 #define SRST_VIO_NIU_AHB 99 306 #define SRST_LCDC0_AXI 100 307 #define SRST_LCDC0_AHB 101 308 #define SRST_LCDC0_DCLK 102 309 #define SRST_VIO1_NIU_AXI 103 310 #define SRST_VIP 104 311 #define SRST_RGA_CORE 105 312 #define SRST_IEP_AXI 106 313 #define SRST_IEP_AHB 107 314 #define SRST_RGA_AXI 108 315 #define SRST_RGA_AHB 109 316 #define SRST_ISP 110 317 #define SRST_EDP 111 318 319 #define SRST_VCODEC_AXI 112 320 #define SRST_VCODEC_AHB 113 321 #define SRST_VIO_H2P 114 322 #define SRST_MIPIDSI0 115 323 #define SRST_MIPIDSI1 116 324 #define SRST_MIPICSI 117 325 #define SRST_LVDS_PHY 118 326 #define SRST_LVDS_CON 119 327 #define SRST_GPU 120 328 #define SRST_HDMI 121 329 #define SRST_CORE_PVTM 124 330 #define SRST_GPU_PVTM 125 331 332 #define SRST_MMC0 128 333 #define SRST_SDIO0 129 334 #define SRST_SDIO1 130 335 #define SRST_EMMC 131 336 #define SRST_USBOTG_AHB 132 337 #define SRST_USBOTG_PHY 133 338 #define SRST_USBOTG_CON 134 339 #define SRST_USBHOST0_AHB 135 340 #define SRST_USBHOST0_PHY 136 341 #define SRST_USBHOST0_CON 137 342 #define SRST_USBHOST1_AHB 138 343 #define SRST_USBHOST1_PHY 139 344 #define SRST_USBHOST1_CON 140 345 #define SRST_USB_ADP 141 346 #define SRST_ACC_EFUSE 142 347 348 #define SRST_CORESIGHT 144 349 #define SRST_PD_CORE_AHB_NOC 145 350 #define SRST_PD_CORE_APB_NOC 146 351 #define SRST_PD_CORE_MP_AXI 147 352 #define SRST_GIC 148 353 #define SRST_LCDC_PWM0 149 354 #define SRST_LCDC_PWM1 150 355 #define SRST_VIO0_H2P_BRG 151 356 #define SRST_VIO1_H2P_BRG 152 357 #define SRST_RGA_H2P_BRG 153 358 #define SRST_HEVC 154 359 #define SRST_TSADC 159 360 361 #define SRST_DDRPHY0 160 362 #define SRST_DDRPHY0_APB 161 363 #define SRST_DDRCTRL0 162 364 #define SRST_DDRCTRL0_APB 163 365 #define SRST_DDRPHY0_CTRL 164 366 #define SRST_DDRPHY1 165 367 #define SRST_DDRPHY1_APB 166 368 #define SRST_DDRCTRL1 167 369 #define SRST_DDRCTRL1_APB 168 370 #define SRST_DDRPHY1_CTRL 169 371 #define SRST_DDRMSCH0 170 372 #define SRST_DDRMSCH1 171 373 #define SRST_CRYPTO 174 374 #define SRST_C2C_HOST 175 375 376 #define SRST_LCDC1_AXI 176 377 #define SRST_LCDC1_AHB 177 378 #define SRST_LCDC1_DCLK 178 379 #define SRST_UART0 179 380 #define SRST_UART1 180 381 #define SRST_UART2 181 382 #define SRST_UART3 182 383 #define SRST_UART4 183 384 #define SRST_SIMC 186 385 #define SRST_PS2C 187 386 #define SRST_TSP 188 387 #define SRST_TSP_CLKIN0 189 388 #define SRST_TSP_CLKIN1 190 389 #define SRST_TSP_27M 191 390 391 #endif 392