Home | History | Annotate | Line # | Download | only in clock
s5pv210.h revision 1.1.1.1.4.2
      1 /*	$NetBSD: s5pv210.h,v 1.1.1.1.4.2 2017/07/18 16:08:57 snj Exp $	*/
      2 
      3 /*
      4  * Copyright (c) 2013 Samsung Electronics Co., Ltd.
      5  * Author: Mateusz Krawczuk <m.krawczuk (at) partner.samsung.com>
      6  *
      7  * This program is free software; you can redistribute it and/or modify
      8  * it under the terms of the GNU General Public License version 2 as
      9  * published by the Free Software Foundation.
     10  *
     11  * Device Tree binding constants for Samsung S5PV210 clock controller.
     12  */
     13 
     14 #ifndef _DT_BINDINGS_CLOCK_S5PV210_H
     15 #define _DT_BINDINGS_CLOCK_S5PV210_H
     16 
     17 /* Core clocks. */
     18 #define FIN_PLL			1
     19 #define FOUT_APLL		2
     20 #define FOUT_MPLL		3
     21 #define FOUT_EPLL		4
     22 #define FOUT_VPLL		5
     23 
     24 /* Muxes. */
     25 #define MOUT_FLASH		6
     26 #define MOUT_PSYS		7
     27 #define MOUT_DSYS		8
     28 #define MOUT_MSYS		9
     29 #define MOUT_VPLL		10
     30 #define MOUT_EPLL		11
     31 #define MOUT_MPLL		12
     32 #define MOUT_APLL		13
     33 #define MOUT_VPLLSRC		14
     34 #define MOUT_CSIS		15
     35 #define MOUT_FIMD		16
     36 #define MOUT_CAM1		17
     37 #define MOUT_CAM0		18
     38 #define MOUT_DAC		19
     39 #define MOUT_MIXER		20
     40 #define MOUT_HDMI		21
     41 #define MOUT_G2D		22
     42 #define MOUT_MFC		23
     43 #define MOUT_G3D		24
     44 #define MOUT_FIMC2		25
     45 #define MOUT_FIMC1		26
     46 #define MOUT_FIMC0		27
     47 #define MOUT_UART3		28
     48 #define MOUT_UART2		29
     49 #define MOUT_UART1		30
     50 #define MOUT_UART0		31
     51 #define MOUT_MMC3		32
     52 #define MOUT_MMC2		33
     53 #define MOUT_MMC1		34
     54 #define MOUT_MMC0		35
     55 #define MOUT_PWM		36
     56 #define MOUT_SPI0		37
     57 #define MOUT_SPI1		38
     58 #define MOUT_DMC0		39
     59 #define MOUT_PWI		40
     60 #define MOUT_HPM		41
     61 #define MOUT_SPDIF		42
     62 #define MOUT_AUDIO2		43
     63 #define MOUT_AUDIO1		44
     64 #define MOUT_AUDIO0		45
     65 
     66 /* Dividers. */
     67 #define DOUT_PCLKP		46
     68 #define DOUT_HCLKP		47
     69 #define DOUT_PCLKD		48
     70 #define DOUT_HCLKD		49
     71 #define DOUT_PCLKM		50
     72 #define DOUT_HCLKM		51
     73 #define DOUT_A2M		52
     74 #define DOUT_APLL		53
     75 #define DOUT_CSIS		54
     76 #define DOUT_FIMD		55
     77 #define DOUT_CAM1		56
     78 #define DOUT_CAM0		57
     79 #define DOUT_TBLK		58
     80 #define DOUT_G2D		59
     81 #define DOUT_MFC		60
     82 #define DOUT_G3D		61
     83 #define DOUT_FIMC2		62
     84 #define DOUT_FIMC1		63
     85 #define DOUT_FIMC0		64
     86 #define DOUT_UART3		65
     87 #define DOUT_UART2		66
     88 #define DOUT_UART1		67
     89 #define DOUT_UART0		68
     90 #define DOUT_MMC3		69
     91 #define DOUT_MMC2		70
     92 #define DOUT_MMC1		71
     93 #define DOUT_MMC0		72
     94 #define DOUT_PWM		73
     95 #define DOUT_SPI1		74
     96 #define DOUT_SPI0		75
     97 #define DOUT_DMC0		76
     98 #define DOUT_PWI		77
     99 #define DOUT_HPM		78
    100 #define DOUT_COPY		79
    101 #define DOUT_FLASH		80
    102 #define DOUT_AUDIO2		81
    103 #define DOUT_AUDIO1		82
    104 #define DOUT_AUDIO0		83
    105 #define DOUT_DPM		84
    106 #define DOUT_DVSEM		85
    107 
    108 /* Gates */
    109 #define SCLK_FIMC		86
    110 #define CLK_CSIS		87
    111 #define CLK_ROTATOR		88
    112 #define CLK_FIMC2		89
    113 #define CLK_FIMC1		90
    114 #define CLK_FIMC0		91
    115 #define CLK_MFC			92
    116 #define CLK_G2D			93
    117 #define CLK_G3D			94
    118 #define CLK_IMEM		95
    119 #define CLK_PDMA1		96
    120 #define CLK_PDMA0		97
    121 #define CLK_MDMA		98
    122 #define CLK_DMC1		99
    123 #define CLK_DMC0		100
    124 #define CLK_NFCON		101
    125 #define CLK_SROMC		102
    126 #define CLK_CFCON		103
    127 #define CLK_NANDXL		104
    128 #define CLK_USB_HOST		105
    129 #define CLK_USB_OTG		106
    130 #define CLK_HDMI		107
    131 #define CLK_TVENC		108
    132 #define CLK_MIXER		109
    133 #define CLK_VP			110
    134 #define CLK_DSIM		111
    135 #define CLK_FIMD		112
    136 #define CLK_TZIC3		113
    137 #define CLK_TZIC2		114
    138 #define CLK_TZIC1		115
    139 #define CLK_TZIC0		116
    140 #define CLK_VIC3		117
    141 #define CLK_VIC2		118
    142 #define CLK_VIC1		119
    143 #define CLK_VIC0		120
    144 #define CLK_TSI			121
    145 #define CLK_HSMMC3		122
    146 #define CLK_HSMMC2		123
    147 #define CLK_HSMMC1		124
    148 #define CLK_HSMMC0		125
    149 #define CLK_JTAG		126
    150 #define CLK_MODEMIF		127
    151 #define CLK_CORESIGHT		128
    152 #define CLK_SDM			129
    153 #define CLK_SECSS		130
    154 #define CLK_PCM2		131
    155 #define CLK_PCM1		132
    156 #define CLK_PCM0		133
    157 #define CLK_SYSCON		134
    158 #define CLK_GPIO		135
    159 #define CLK_TSADC		136
    160 #define CLK_PWM			137
    161 #define CLK_WDT			138
    162 #define CLK_KEYIF		139
    163 #define CLK_UART3		140
    164 #define CLK_UART2		141
    165 #define CLK_UART1		142
    166 #define CLK_UART0		143
    167 #define CLK_SYSTIMER		144
    168 #define CLK_RTC			145
    169 #define CLK_SPI1		146
    170 #define CLK_SPI0		147
    171 #define CLK_I2C_HDMI_PHY	148
    172 #define CLK_I2C1		149
    173 #define CLK_I2C2		150
    174 #define CLK_I2C0		151
    175 #define CLK_I2S1		152
    176 #define CLK_I2S2		153
    177 #define CLK_I2S0		154
    178 #define CLK_AC97		155
    179 #define CLK_SPDIF		156
    180 #define CLK_TZPC3		157
    181 #define CLK_TZPC2		158
    182 #define CLK_TZPC1		159
    183 #define CLK_TZPC0		160
    184 #define CLK_SECKEY		161
    185 #define CLK_IEM_APC		162
    186 #define CLK_IEM_IEC		163
    187 #define CLK_CHIPID		164
    188 #define CLK_JPEG		163
    189 
    190 /* Special clocks*/
    191 #define SCLK_PWI		164
    192 #define SCLK_SPDIF		165
    193 #define SCLK_AUDIO2		166
    194 #define SCLK_AUDIO1		167
    195 #define SCLK_AUDIO0		168
    196 #define SCLK_PWM		169
    197 #define SCLK_SPI1		170
    198 #define SCLK_SPI0		171
    199 #define SCLK_UART3		172
    200 #define SCLK_UART2		173
    201 #define SCLK_UART1		174
    202 #define SCLK_UART0		175
    203 #define SCLK_MMC3		176
    204 #define SCLK_MMC2		177
    205 #define SCLK_MMC1		178
    206 #define SCLK_MMC0		179
    207 #define SCLK_FINVPLL		180
    208 #define SCLK_CSIS		181
    209 #define SCLK_FIMD		182
    210 #define SCLK_CAM1		183
    211 #define SCLK_CAM0		184
    212 #define SCLK_DAC		185
    213 #define SCLK_MIXER		186
    214 #define SCLK_HDMI		187
    215 #define SCLK_FIMC2		188
    216 #define SCLK_FIMC1		189
    217 #define SCLK_FIMC0		190
    218 #define SCLK_HDMI27M		191
    219 #define SCLK_HDMIPHY		192
    220 #define SCLK_USBPHY0		193
    221 #define SCLK_USBPHY1		194
    222 
    223 /* S5P6442-specific clocks */
    224 #define MOUT_D0SYNC		195
    225 #define MOUT_D1SYNC		196
    226 #define DOUT_MIXER		197
    227 #define CLK_ETB			198
    228 #define CLK_ETM			199
    229 
    230 /* CLKOUT */
    231 #define FOUT_APLL_CLKOUT	200
    232 #define FOUT_MPLL_CLKOUT	201
    233 #define DOUT_APLL_CLKOUT	202
    234 #define MOUT_CLKSEL		203
    235 #define DOUT_CLKOUT		204
    236 #define MOUT_CLKOUT		205
    237 
    238 /* Total number of clocks. */
    239 #define NR_CLKS			206
    240 
    241 #endif /* _DT_BINDINGS_CLOCK_S5PV210_H */
    242