11.1Sjmcneill/*	$NetBSD: sprd,sc9860-clk.h,v 1.1.1.1 2018/04/28 18:25:53 jmcneill Exp $	*/
21.1Sjmcneill
31.1Sjmcneill// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
41.1Sjmcneill//
51.1Sjmcneill// Spreadtrum SC9860 platform clocks
61.1Sjmcneill//
71.1Sjmcneill// Copyright (C) 2017, Spreadtrum Communications Inc.
81.1Sjmcneill
91.1Sjmcneill#ifndef _DT_BINDINGS_CLK_SC9860_H_
101.1Sjmcneill#define _DT_BINDINGS_CLK_SC9860_H_
111.1Sjmcneill
121.1Sjmcneill#define	CLK_FAC_4M		0
131.1Sjmcneill#define	CLK_FAC_2M		1
141.1Sjmcneill#define	CLK_FAC_1M		2
151.1Sjmcneill#define	CLK_FAC_250K		3
161.1Sjmcneill#define	CLK_FAC_RPLL0_26M	4
171.1Sjmcneill#define	CLK_FAC_RPLL1_26M	5
181.1Sjmcneill#define	CLK_FAC_RCO25M		6
191.1Sjmcneill#define	CLK_FAC_RCO4M		7
201.1Sjmcneill#define	CLK_FAC_RCO2M		8
211.1Sjmcneill#define	CLK_FAC_3K2		9
221.1Sjmcneill#define	CLK_FAC_1K		10
231.1Sjmcneill#define	CLK_MPLL0_GATE		11
241.1Sjmcneill#define	CLK_MPLL1_GATE		12
251.1Sjmcneill#define	CLK_DPLL0_GATE		13
261.1Sjmcneill#define	CLK_DPLL1_GATE		14
271.1Sjmcneill#define	CLK_LTEPLL0_GATE	15
281.1Sjmcneill#define	CLK_TWPLL_GATE		16
291.1Sjmcneill#define	CLK_LTEPLL1_GATE	17
301.1Sjmcneill#define	CLK_RPLL0_GATE		18
311.1Sjmcneill#define	CLK_RPLL1_GATE		19
321.1Sjmcneill#define	CLK_CPPLL_GATE		20
331.1Sjmcneill#define	CLK_GPLL_GATE		21
341.1Sjmcneill#define CLK_PMU_GATE_NUM	(CLK_GPLL_GATE + 1)
351.1Sjmcneill
361.1Sjmcneill#define	CLK_MPLL0		0
371.1Sjmcneill#define	CLK_MPLL1		1
381.1Sjmcneill#define	CLK_DPLL0		2
391.1Sjmcneill#define	CLK_DPLL1		3
401.1Sjmcneill#define	CLK_RPLL0		4
411.1Sjmcneill#define	CLK_RPLL1		5
421.1Sjmcneill#define	CLK_TWPLL		6
431.1Sjmcneill#define	CLK_LTEPLL0		7
441.1Sjmcneill#define	CLK_LTEPLL1		8
451.1Sjmcneill#define	CLK_GPLL		9
461.1Sjmcneill#define	CLK_CPPLL		10
471.1Sjmcneill#define	CLK_GPLL_42M5		11
481.1Sjmcneill#define	CLK_TWPLL_768M		12
491.1Sjmcneill#define	CLK_TWPLL_384M		13
501.1Sjmcneill#define	CLK_TWPLL_192M		14
511.1Sjmcneill#define	CLK_TWPLL_96M		15
521.1Sjmcneill#define	CLK_TWPLL_48M		16
531.1Sjmcneill#define	CLK_TWPLL_24M		17
541.1Sjmcneill#define	CLK_TWPLL_12M		18
551.1Sjmcneill#define	CLK_TWPLL_512M		19
561.1Sjmcneill#define	CLK_TWPLL_256M		20
571.1Sjmcneill#define	CLK_TWPLL_128M		21
581.1Sjmcneill#define	CLK_TWPLL_64M		22
591.1Sjmcneill#define	CLK_TWPLL_307M2		23
601.1Sjmcneill#define	CLK_TWPLL_153M6		24
611.1Sjmcneill#define	CLK_TWPLL_76M8		25
621.1Sjmcneill#define	CLK_TWPLL_51M2		26
631.1Sjmcneill#define	CLK_TWPLL_38M4		27
641.1Sjmcneill#define	CLK_TWPLL_19M2		28
651.1Sjmcneill#define	CLK_L0_614M4		29
661.1Sjmcneill#define	CLK_L0_409M6		30
671.1Sjmcneill#define	CLK_L0_38M		31
681.1Sjmcneill#define	CLK_L1_38M		32
691.1Sjmcneill#define	CLK_RPLL0_192M		33
701.1Sjmcneill#define	CLK_RPLL0_96M		34
711.1Sjmcneill#define	CLK_RPLL0_48M		35
721.1Sjmcneill#define	CLK_RPLL1_468M		36
731.1Sjmcneill#define	CLK_RPLL1_192M		37
741.1Sjmcneill#define	CLK_RPLL1_96M		38
751.1Sjmcneill#define	CLK_RPLL1_64M		39
761.1Sjmcneill#define	CLK_RPLL1_48M		40
771.1Sjmcneill#define	CLK_DPLL0_50M		41
781.1Sjmcneill#define	CLK_DPLL1_50M		42
791.1Sjmcneill#define	CLK_CPPLL_50M		43
801.1Sjmcneill#define	CLK_M0_39M		44
811.1Sjmcneill#define	CLK_M1_63M		45
821.1Sjmcneill#define CLK_PLL_NUM		(CLK_M1_63M + 1)
831.1Sjmcneill
841.1Sjmcneill
851.1Sjmcneill#define	CLK_AP_APB		0
861.1Sjmcneill#define	CLK_AP_USB3		1
871.1Sjmcneill#define	CLK_UART0		2
881.1Sjmcneill#define	CLK_UART1		3
891.1Sjmcneill#define	CLK_UART2		4
901.1Sjmcneill#define	CLK_UART3		5
911.1Sjmcneill#define	CLK_UART4		6
921.1Sjmcneill#define	CLK_I2C0		7
931.1Sjmcneill#define	CLK_I2C1		8
941.1Sjmcneill#define	CLK_I2C2		9
951.1Sjmcneill#define	CLK_I2C3		10
961.1Sjmcneill#define	CLK_I2C4		11
971.1Sjmcneill#define	CLK_I2C5		12
981.1Sjmcneill#define	CLK_SPI0		13
991.1Sjmcneill#define	CLK_SPI1		14
1001.1Sjmcneill#define	CLK_SPI2		15
1011.1Sjmcneill#define	CLK_SPI3		16
1021.1Sjmcneill#define	CLK_IIS0		17
1031.1Sjmcneill#define	CLK_IIS1		18
1041.1Sjmcneill#define	CLK_IIS2		19
1051.1Sjmcneill#define	CLK_IIS3		20
1061.1Sjmcneill#define CLK_AP_CLK_NUM		(CLK_IIS3 + 1)
1071.1Sjmcneill
1081.1Sjmcneill#define	CLK_AON_APB		0
1091.1Sjmcneill#define	CLK_AUX0		1
1101.1Sjmcneill#define	CLK_AUX1		2
1111.1Sjmcneill#define	CLK_AUX2		3
1121.1Sjmcneill#define	CLK_PROBE		4
1131.1Sjmcneill#define	CLK_SP_AHB		5
1141.1Sjmcneill#define	CLK_CCI			6
1151.1Sjmcneill#define	CLK_GIC			7
1161.1Sjmcneill#define	CLK_CSSYS		8
1171.1Sjmcneill#define	CLK_SDIO0_2X		9
1181.1Sjmcneill#define	CLK_SDIO1_2X		10
1191.1Sjmcneill#define	CLK_SDIO2_2X		11
1201.1Sjmcneill#define	CLK_EMMC_2X		12
1211.1Sjmcneill#define	CLK_SDIO0_1X		13
1221.1Sjmcneill#define	CLK_SDIO1_1X		14
1231.1Sjmcneill#define	CLK_SDIO2_1X		15
1241.1Sjmcneill#define	CLK_EMMC_1X		16
1251.1Sjmcneill#define	CLK_ADI			17
1261.1Sjmcneill#define	CLK_PWM0		18
1271.1Sjmcneill#define	CLK_PWM1		19
1281.1Sjmcneill#define	CLK_PWM2		20
1291.1Sjmcneill#define	CLK_PWM3		21
1301.1Sjmcneill#define	CLK_EFUSE		22
1311.1Sjmcneill#define	CLK_CM3_UART0		23
1321.1Sjmcneill#define	CLK_CM3_UART1		24
1331.1Sjmcneill#define	CLK_THM			25
1341.1Sjmcneill#define	CLK_CM3_I2C0		26
1351.1Sjmcneill#define	CLK_CM3_I2C1		27
1361.1Sjmcneill#define	CLK_CM4_SPI		28
1371.1Sjmcneill#define	CLK_AON_I2C		29
1381.1Sjmcneill#define	CLK_AVS			30
1391.1Sjmcneill#define	CLK_CA53_DAP		31
1401.1Sjmcneill#define	CLK_CA53_TS		32
1411.1Sjmcneill#define	CLK_DJTAG_TCK		33
1421.1Sjmcneill#define	CLK_PMU			34
1431.1Sjmcneill#define	CLK_PMU_26M		35
1441.1Sjmcneill#define	CLK_DEBOUNCE		36
1451.1Sjmcneill#define	CLK_OTG2_REF		37
1461.1Sjmcneill#define	CLK_USB3_REF		38
1471.1Sjmcneill#define	CLK_AP_AXI		39
1481.1Sjmcneill#define CLK_AON_PREDIV_NUM	(CLK_AP_AXI + 1)
1491.1Sjmcneill
1501.1Sjmcneill#define	CLK_USB3_EB		0
1511.1Sjmcneill#define	CLK_USB3_SUSPEND_EB	1
1521.1Sjmcneill#define	CLK_USB3_REF_EB		2
1531.1Sjmcneill#define	CLK_DMA_EB		3
1541.1Sjmcneill#define	CLK_SDIO0_EB		4
1551.1Sjmcneill#define	CLK_SDIO1_EB		5
1561.1Sjmcneill#define	CLK_SDIO2_EB		6
1571.1Sjmcneill#define	CLK_EMMC_EB		7
1581.1Sjmcneill#define	CLK_ROM_EB		8
1591.1Sjmcneill#define	CLK_BUSMON_EB		9
1601.1Sjmcneill#define	CLK_CC63S_EB		10
1611.1Sjmcneill#define	CLK_CC63P_EB		11
1621.1Sjmcneill#define	CLK_CE0_EB		12
1631.1Sjmcneill#define	CLK_CE1_EB		13
1641.1Sjmcneill#define CLK_APAHB_GATE_NUM	(CLK_CE1_EB + 1)
1651.1Sjmcneill
1661.1Sjmcneill#define	CLK_AVS_LIT_EB		0
1671.1Sjmcneill#define	CLK_AVS_BIG_EB		1
1681.1Sjmcneill#define	CLK_AP_INTC5_EB		2
1691.1Sjmcneill#define	CLK_GPIO_EB		3
1701.1Sjmcneill#define	CLK_PWM0_EB		4
1711.1Sjmcneill#define	CLK_PWM1_EB		5
1721.1Sjmcneill#define	CLK_PWM2_EB		6
1731.1Sjmcneill#define	CLK_PWM3_EB		7
1741.1Sjmcneill#define	CLK_KPD_EB		8
1751.1Sjmcneill#define	CLK_AON_SYS_EB		9
1761.1Sjmcneill#define	CLK_AP_SYS_EB		10
1771.1Sjmcneill#define	CLK_AON_TMR_EB		11
1781.1Sjmcneill#define	CLK_AP_TMR0_EB		12
1791.1Sjmcneill#define	CLK_EFUSE_EB		13
1801.1Sjmcneill#define	CLK_EIC_EB		14
1811.1Sjmcneill#define	CLK_PUB1_REG_EB		15
1821.1Sjmcneill#define	CLK_ADI_EB		16
1831.1Sjmcneill#define	CLK_AP_INTC0_EB		17
1841.1Sjmcneill#define	CLK_AP_INTC1_EB		18
1851.1Sjmcneill#define	CLK_AP_INTC2_EB		19
1861.1Sjmcneill#define	CLK_AP_INTC3_EB		20
1871.1Sjmcneill#define	CLK_AP_INTC4_EB		21
1881.1Sjmcneill#define	CLK_SPLK_EB		22
1891.1Sjmcneill#define	CLK_MSPI_EB		23
1901.1Sjmcneill#define	CLK_PUB0_REG_EB		24
1911.1Sjmcneill#define	CLK_PIN_EB		25
1921.1Sjmcneill#define	CLK_AON_CKG_EB		26
1931.1Sjmcneill#define	CLK_GPU_EB		27
1941.1Sjmcneill#define	CLK_APCPU_TS0_EB	28
1951.1Sjmcneill#define	CLK_APCPU_TS1_EB	29
1961.1Sjmcneill#define	CLK_DAP_EB		30
1971.1Sjmcneill#define	CLK_I2C_EB		31
1981.1Sjmcneill#define	CLK_PMU_EB		32
1991.1Sjmcneill#define	CLK_THM_EB		33
2001.1Sjmcneill#define	CLK_AUX0_EB		34
2011.1Sjmcneill#define	CLK_AUX1_EB		35
2021.1Sjmcneill#define	CLK_AUX2_EB		36
2031.1Sjmcneill#define	CLK_PROBE_EB		37
2041.1Sjmcneill#define	CLK_GPU0_AVS_EB		38
2051.1Sjmcneill#define	CLK_GPU1_AVS_EB		39
2061.1Sjmcneill#define	CLK_APCPU_WDG_EB	40
2071.1Sjmcneill#define	CLK_AP_TMR1_EB		41
2081.1Sjmcneill#define	CLK_AP_TMR2_EB		42
2091.1Sjmcneill#define	CLK_DISP_EMC_EB		43
2101.1Sjmcneill#define	CLK_ZIP_EMC_EB		44
2111.1Sjmcneill#define	CLK_GSP_EMC_EB		45
2121.1Sjmcneill#define	CLK_OSC_AON_EB		46
2131.1Sjmcneill#define	CLK_LVDS_TRX_EB		47
2141.1Sjmcneill#define	CLK_LVDS_TCXO_EB	48
2151.1Sjmcneill#define	CLK_MDAR_EB		49
2161.1Sjmcneill#define	CLK_RTC4M0_CAL_EB	50
2171.1Sjmcneill#define	CLK_RCT100M_CAL_EB	51
2181.1Sjmcneill#define	CLK_DJTAG_EB		52
2191.1Sjmcneill#define	CLK_MBOX_EB		53
2201.1Sjmcneill#define	CLK_AON_DMA_EB		54
2211.1Sjmcneill#define	CLK_DBG_EMC_EB		55
2221.1Sjmcneill#define	CLK_LVDS_PLL_DIV_EN	56
2231.1Sjmcneill#define	CLK_DEF_EB		57
2241.1Sjmcneill#define	CLK_AON_APB_RSV0	58
2251.1Sjmcneill#define	CLK_ORP_JTAG_EB		59
2261.1Sjmcneill#define	CLK_VSP_EB		60
2271.1Sjmcneill#define	CLK_CAM_EB		61
2281.1Sjmcneill#define	CLK_DISP_EB		62
2291.1Sjmcneill#define	CLK_DBG_AXI_IF_EB	63
2301.1Sjmcneill#define	CLK_SDIO0_2X_EN		64
2311.1Sjmcneill#define	CLK_SDIO1_2X_EN		65
2321.1Sjmcneill#define	CLK_SDIO2_2X_EN		66
2331.1Sjmcneill#define	CLK_EMMC_2X_EN		67
2341.1Sjmcneill#define	CLK_ARCH_RTC_EB		68
2351.1Sjmcneill#define	CLK_KPB_RTC_EB		69
2361.1Sjmcneill#define	CLK_AON_SYST_RTC_EB	70
2371.1Sjmcneill#define	CLK_AP_SYST_RTC_EB	71
2381.1Sjmcneill#define	CLK_AON_TMR_RTC_EB	72
2391.1Sjmcneill#define	CLK_AP_TMR0_RTC_EB	73
2401.1Sjmcneill#define	CLK_EIC_RTC_EB		74
2411.1Sjmcneill#define	CLK_EIC_RTCDV5_EB	75
2421.1Sjmcneill#define	CLK_AP_WDG_RTC_EB	76
2431.1Sjmcneill#define	CLK_AP_TMR1_RTC_EB	77
2441.1Sjmcneill#define	CLK_AP_TMR2_RTC_EB	78
2451.1Sjmcneill#define	CLK_DCXO_TMR_RTC_EB	79
2461.1Sjmcneill#define	CLK_BB_CAL_RTC_EB	80
2471.1Sjmcneill#define	CLK_AVS_BIG_RTC_EB	81
2481.1Sjmcneill#define	CLK_AVS_LIT_RTC_EB	82
2491.1Sjmcneill#define	CLK_AVS_GPU0_RTC_EB	83
2501.1Sjmcneill#define	CLK_AVS_GPU1_RTC_EB	84
2511.1Sjmcneill#define	CLK_GPU_TS_EB		85
2521.1Sjmcneill#define	CLK_RTCDV10_EB		86
2531.1Sjmcneill#define	CLK_AON_GATE_NUM	(CLK_RTCDV10_EB + 1)
2541.1Sjmcneill
2551.1Sjmcneill#define	CLK_LIT_MCU		0
2561.1Sjmcneill#define	CLK_BIG_MCU		1
2571.1Sjmcneill#define CLK_AONSECURE_NUM	(CLK_BIG_MCU + 1)
2581.1Sjmcneill
2591.1Sjmcneill#define	CLK_AGCP_IIS0_EB	0
2601.1Sjmcneill#define	CLK_AGCP_IIS1_EB	1
2611.1Sjmcneill#define	CLK_AGCP_IIS2_EB	2
2621.1Sjmcneill#define	CLK_AGCP_IIS3_EB	3
2631.1Sjmcneill#define	CLK_AGCP_UART_EB	4
2641.1Sjmcneill#define	CLK_AGCP_DMACP_EB	5
2651.1Sjmcneill#define	CLK_AGCP_DMAAP_EB	6
2661.1Sjmcneill#define	CLK_AGCP_ARC48K_EB	7
2671.1Sjmcneill#define	CLK_AGCP_SRC44P1K_EB	8
2681.1Sjmcneill#define	CLK_AGCP_MCDT_EB	9
2691.1Sjmcneill#define	CLK_AGCP_VBCIFD_EB	10
2701.1Sjmcneill#define	CLK_AGCP_VBC_EB		11
2711.1Sjmcneill#define	CLK_AGCP_SPINLOCK_EB	12
2721.1Sjmcneill#define	CLK_AGCP_ICU_EB		13
2731.1Sjmcneill#define	CLK_AGCP_AP_ASHB_EB	14
2741.1Sjmcneill#define	CLK_AGCP_CP_ASHB_EB	15
2751.1Sjmcneill#define	CLK_AGCP_AUD_EB		16
2761.1Sjmcneill#define	CLK_AGCP_AUDIF_EB	17
2771.1Sjmcneill#define CLK_AGCP_GATE_NUM	(CLK_AGCP_AUDIF_EB + 1)
2781.1Sjmcneill
2791.1Sjmcneill#define	CLK_GPU			0
2801.1Sjmcneill#define CLK_GPU_NUM		(CLK_GPU + 1)
2811.1Sjmcneill
2821.1Sjmcneill#define	CLK_AHB_VSP		0
2831.1Sjmcneill#define	CLK_VSP			1
2841.1Sjmcneill#define	CLK_VSP_ENC		2
2851.1Sjmcneill#define	CLK_VPP			3
2861.1Sjmcneill#define	CLK_VSP_26M		4
2871.1Sjmcneill#define CLK_VSP_NUM		(CLK_VSP_26M + 1)
2881.1Sjmcneill
2891.1Sjmcneill#define	CLK_VSP_DEC_EB		0
2901.1Sjmcneill#define	CLK_VSP_CKG_EB		1
2911.1Sjmcneill#define	CLK_VSP_MMU_EB		2
2921.1Sjmcneill#define	CLK_VSP_ENC_EB		3
2931.1Sjmcneill#define	CLK_VPP_EB		4
2941.1Sjmcneill#define	CLK_VSP_26M_EB		5
2951.1Sjmcneill#define	CLK_VSP_AXI_GATE	6
2961.1Sjmcneill#define	CLK_VSP_ENC_GATE	7
2971.1Sjmcneill#define	CLK_VPP_AXI_GATE	8
2981.1Sjmcneill#define	CLK_VSP_BM_GATE		9
2991.1Sjmcneill#define	CLK_VSP_ENC_BM_GATE	10
3001.1Sjmcneill#define	CLK_VPP_BM_GATE		11
3011.1Sjmcneill#define CLK_VSP_GATE_NUM	(CLK_VPP_BM_GATE + 1)
3021.1Sjmcneill
3031.1Sjmcneill#define	CLK_AHB_CAM		0
3041.1Sjmcneill#define	CLK_SENSOR0		1
3051.1Sjmcneill#define	CLK_SENSOR1		2
3061.1Sjmcneill#define	CLK_SENSOR2		3
3071.1Sjmcneill#define	CLK_MIPI_CSI0_EB	4
3081.1Sjmcneill#define	CLK_MIPI_CSI1_EB	5
3091.1Sjmcneill#define CLK_CAM_NUM		(CLK_MIPI_CSI1_EB + 1)
3101.1Sjmcneill
3111.1Sjmcneill#define	CLK_DCAM0_EB		0
3121.1Sjmcneill#define	CLK_DCAM1_EB		1
3131.1Sjmcneill#define	CLK_ISP0_EB		2
3141.1Sjmcneill#define	CLK_CSI0_EB		3
3151.1Sjmcneill#define	CLK_CSI1_EB		4
3161.1Sjmcneill#define	CLK_JPG0_EB		5
3171.1Sjmcneill#define	CLK_JPG1_EB		6
3181.1Sjmcneill#define	CLK_CAM_CKG_EB		7
3191.1Sjmcneill#define	CLK_CAM_MMU_EB		8
3201.1Sjmcneill#define	CLK_ISP1_EB		9
3211.1Sjmcneill#define	CLK_CPP_EB		10
3221.1Sjmcneill#define	CLK_MMU_PF_EB		11
3231.1Sjmcneill#define	CLK_ISP2_EB		12
3241.1Sjmcneill#define	CLK_DCAM2ISP_IF_EB	13
3251.1Sjmcneill#define	CLK_ISP2DCAM_IF_EB	14
3261.1Sjmcneill#define	CLK_ISP_LCLK_EB		15
3271.1Sjmcneill#define	CLK_ISP_ICLK_EB		16
3281.1Sjmcneill#define	CLK_ISP_MCLK_EB		17
3291.1Sjmcneill#define	CLK_ISP_PCLK_EB		18
3301.1Sjmcneill#define	CLK_ISP_ISP2DCAM_EB	19
3311.1Sjmcneill#define	CLK_DCAM0_IF_EB		20
3321.1Sjmcneill#define	CLK_CLK26M_IF_EB	21
3331.1Sjmcneill#define	CLK_CPHY0_GATE		22
3341.1Sjmcneill#define	CLK_MIPI_CSI0_GATE	23
3351.1Sjmcneill#define	CLK_CPHY1_GATE		24
3361.1Sjmcneill#define	CLK_MIPI_CSI1		25
3371.1Sjmcneill#define	CLK_DCAM0_AXI_GATE	26
3381.1Sjmcneill#define	CLK_DCAM1_AXI_GATE	27
3391.1Sjmcneill#define	CLK_SENSOR0_GATE	28
3401.1Sjmcneill#define	CLK_SENSOR1_GATE	29
3411.1Sjmcneill#define	CLK_JPG0_AXI_GATE	30
3421.1Sjmcneill#define	CLK_GPG1_AXI_GATE	31
3431.1Sjmcneill#define	CLK_ISP0_AXI_GATE	32
3441.1Sjmcneill#define	CLK_ISP1_AXI_GATE	33
3451.1Sjmcneill#define	CLK_ISP2_AXI_GATE	34
3461.1Sjmcneill#define	CLK_CPP_AXI_GATE	35
3471.1Sjmcneill#define	CLK_D0_IF_AXI_GATE	36
3481.1Sjmcneill#define	CLK_D2I_IF_AXI_GATE	37
3491.1Sjmcneill#define	CLK_I2D_IF_AXI_GATE	38
3501.1Sjmcneill#define	CLK_SPARE_AXI_GATE	39
3511.1Sjmcneill#define	CLK_SENSOR2_GATE	40
3521.1Sjmcneill#define	CLK_D0IF_IN_D_EN	41
3531.1Sjmcneill#define	CLK_D1IF_IN_D_EN	42
3541.1Sjmcneill#define	CLK_D0IF_IN_D2I_EN	43
3551.1Sjmcneill#define	CLK_D1IF_IN_D2I_EN	44
3561.1Sjmcneill#define	CLK_IA_IN_D2I_EN	45
3571.1Sjmcneill#define	CLK_IB_IN_D2I_EN	46
3581.1Sjmcneill#define	CLK_IC_IN_D2I_EN	47
3591.1Sjmcneill#define	CLK_IA_IN_I_EN		48
3601.1Sjmcneill#define	CLK_IB_IN_I_EN		49
3611.1Sjmcneill#define	CLK_IC_IN_I_EN		50
3621.1Sjmcneill#define CLK_CAM_GATE_NUM	(CLK_IC_IN_I_EN + 1)
3631.1Sjmcneill
3641.1Sjmcneill#define	CLK_AHB_DISP		0
3651.1Sjmcneill#define	CLK_DISPC0_DPI		1
3661.1Sjmcneill#define	CLK_DISPC1_DPI		2
3671.1Sjmcneill#define CLK_DISP_NUM		(CLK_DISPC1_DPI + 1)
3681.1Sjmcneill
3691.1Sjmcneill#define	CLK_DISPC0_EB		0
3701.1Sjmcneill#define	CLK_DISPC1_EB		1
3711.1Sjmcneill#define	CLK_DISPC_MMU_EB	2
3721.1Sjmcneill#define	CLK_GSP0_EB		3
3731.1Sjmcneill#define	CLK_GSP1_EB		4
3741.1Sjmcneill#define	CLK_GSP0_MMU_EB		5
3751.1Sjmcneill#define	CLK_GSP1_MMU_EB		6
3761.1Sjmcneill#define	CLK_DSI0_EB		7
3771.1Sjmcneill#define	CLK_DSI1_EB		8
3781.1Sjmcneill#define	CLK_DISP_CKG_EB		9
3791.1Sjmcneill#define	CLK_DISP_GPU_EB		10
3801.1Sjmcneill#define	CLK_GPU_MTX_EB		11
3811.1Sjmcneill#define	CLK_GSP_MTX_EB		12
3821.1Sjmcneill#define	CLK_TMC_MTX_EB		13
3831.1Sjmcneill#define	CLK_DISPC_MTX_EB	14
3841.1Sjmcneill#define	CLK_DPHY0_GATE		15
3851.1Sjmcneill#define	CLK_DPHY1_GATE		16
3861.1Sjmcneill#define	CLK_GSP0_A_GATE		17
3871.1Sjmcneill#define	CLK_GSP1_A_GATE		18
3881.1Sjmcneill#define	CLK_GSP0_F_GATE		19
3891.1Sjmcneill#define	CLK_GSP1_F_GATE		20
3901.1Sjmcneill#define	CLK_D_MTX_F_GATE	21
3911.1Sjmcneill#define	CLK_D_MTX_A_GATE	22
3921.1Sjmcneill#define	CLK_D_NOC_F_GATE	23
3931.1Sjmcneill#define	CLK_D_NOC_A_GATE	24
3941.1Sjmcneill#define	CLK_GSP_MTX_F_GATE	25
3951.1Sjmcneill#define	CLK_GSP_MTX_A_GATE	26
3961.1Sjmcneill#define	CLK_GSP_NOC_F_GATE	27
3971.1Sjmcneill#define	CLK_GSP_NOC_A_GATE	28
3981.1Sjmcneill#define	CLK_DISPM0IDLE_GATE	29
3991.1Sjmcneill#define	CLK_GSPM0IDLE_GATE	30
4001.1Sjmcneill#define CLK_DISP_GATE_NUM	(CLK_GSPM0IDLE_GATE + 1)
4011.1Sjmcneill
4021.1Sjmcneill#define	CLK_SIM0_EB		0
4031.1Sjmcneill#define	CLK_IIS0_EB		1
4041.1Sjmcneill#define	CLK_IIS1_EB		2
4051.1Sjmcneill#define	CLK_IIS2_EB		3
4061.1Sjmcneill#define	CLK_IIS3_EB		4
4071.1Sjmcneill#define	CLK_SPI0_EB		5
4081.1Sjmcneill#define	CLK_SPI1_EB		6
4091.1Sjmcneill#define	CLK_SPI2_EB		7
4101.1Sjmcneill#define	CLK_I2C0_EB		8
4111.1Sjmcneill#define	CLK_I2C1_EB		9
4121.1Sjmcneill#define	CLK_I2C2_EB		10
4131.1Sjmcneill#define	CLK_I2C3_EB		11
4141.1Sjmcneill#define	CLK_I2C4_EB		12
4151.1Sjmcneill#define	CLK_I2C5_EB		13
4161.1Sjmcneill#define	CLK_UART0_EB		14
4171.1Sjmcneill#define	CLK_UART1_EB		15
4181.1Sjmcneill#define	CLK_UART2_EB		16
4191.1Sjmcneill#define	CLK_UART3_EB		17
4201.1Sjmcneill#define	CLK_UART4_EB		18
4211.1Sjmcneill#define	CLK_AP_CKG_EB		19
4221.1Sjmcneill#define	CLK_SPI3_EB		20
4231.1Sjmcneill#define CLK_APAPB_GATE_NUM	(CLK_SPI3_EB + 1)
4241.1Sjmcneill
4251.1Sjmcneill#endif /* _DT_BINDINGS_CLK_SC9860_H_ */
426