Home | History | Annotate | Line # | Download | only in clock
      1      1.1  jmcneill /*	$NetBSD: tegra210-car.h,v 1.1.1.6 2021/11/07 16:50:00 jmcneill Exp $	*/
      2      1.1  jmcneill 
      3  1.1.1.3  jmcneill /* SPDX-License-Identifier: GPL-2.0 */
      4      1.1  jmcneill /*
      5      1.1  jmcneill  * This header provides constants for binding nvidia,tegra210-car.
      6      1.1  jmcneill  *
      7      1.1  jmcneill  * The first 224 clocks are numbered to match the bits in the CAR's CLK_OUT_ENB
      8      1.1  jmcneill  * registers. These IDs often match those in the CAR's RST_DEVICES registers,
      9      1.1  jmcneill  * but not in all cases. Some bits in CLK_OUT_ENB affect multiple clocks. In
     10      1.1  jmcneill  * this case, those clocks are assigned IDs above 224 in order to highlight
     11      1.1  jmcneill  * this issue. Implementations that interpret these clock IDs as bit values
     12      1.1  jmcneill  * within the CLK_OUT_ENB or RST_DEVICES registers should be careful to
     13      1.1  jmcneill  * explicitly handle these special cases.
     14      1.1  jmcneill  *
     15      1.1  jmcneill  * The balance of the clocks controlled by the CAR are assigned IDs of 224 and
     16      1.1  jmcneill  * above.
     17      1.1  jmcneill  */
     18      1.1  jmcneill 
     19      1.1  jmcneill #ifndef _DT_BINDINGS_CLOCK_TEGRA210_CAR_H
     20      1.1  jmcneill #define _DT_BINDINGS_CLOCK_TEGRA210_CAR_H
     21      1.1  jmcneill 
     22      1.1  jmcneill /* 0 */
     23      1.1  jmcneill /* 1 */
     24      1.1  jmcneill /* 2 */
     25      1.1  jmcneill #define TEGRA210_CLK_ISPB 3
     26      1.1  jmcneill #define TEGRA210_CLK_RTC 4
     27      1.1  jmcneill #define TEGRA210_CLK_TIMER 5
     28      1.1  jmcneill #define TEGRA210_CLK_UARTA 6
     29      1.1  jmcneill /* 7 (register bit affects uartb and vfir) */
     30      1.1  jmcneill #define TEGRA210_CLK_GPIO 8
     31      1.1  jmcneill #define TEGRA210_CLK_SDMMC2 9
     32      1.1  jmcneill /* 10 (register bit affects spdif_in and spdif_out) */
     33      1.1  jmcneill #define TEGRA210_CLK_I2S1 11
     34      1.1  jmcneill #define TEGRA210_CLK_I2C1 12
     35      1.1  jmcneill /* 13 */
     36      1.1  jmcneill #define TEGRA210_CLK_SDMMC1 14
     37      1.1  jmcneill #define TEGRA210_CLK_SDMMC4 15
     38      1.1  jmcneill /* 16 */
     39      1.1  jmcneill #define TEGRA210_CLK_PWM 17
     40      1.1  jmcneill #define TEGRA210_CLK_I2S2 18
     41      1.1  jmcneill /* 19 */
     42      1.1  jmcneill /* 20 (register bit affects vi and vi_sensor) */
     43      1.1  jmcneill /* 21 */
     44      1.1  jmcneill #define TEGRA210_CLK_USBD 22
     45  1.1.1.2  jmcneill #define TEGRA210_CLK_ISPA 23
     46      1.1  jmcneill /* 24 */
     47      1.1  jmcneill /* 25 */
     48      1.1  jmcneill #define TEGRA210_CLK_DISP2 26
     49      1.1  jmcneill #define TEGRA210_CLK_DISP1 27
     50      1.1  jmcneill #define TEGRA210_CLK_HOST1X 28
     51      1.1  jmcneill /* 29 */
     52      1.1  jmcneill #define TEGRA210_CLK_I2S0 30
     53      1.1  jmcneill /* 31 */
     54      1.1  jmcneill 
     55      1.1  jmcneill #define TEGRA210_CLK_MC 32
     56      1.1  jmcneill #define TEGRA210_CLK_AHBDMA 33
     57      1.1  jmcneill #define TEGRA210_CLK_APBDMA 34
     58      1.1  jmcneill /* 35 */
     59      1.1  jmcneill /* 36 */
     60      1.1  jmcneill /* 37 */
     61      1.1  jmcneill #define TEGRA210_CLK_PMC 38
     62      1.1  jmcneill /* 39 (register bit affects fuse and fuse_burn) */
     63      1.1  jmcneill #define TEGRA210_CLK_KFUSE 40
     64      1.1  jmcneill #define TEGRA210_CLK_SBC1 41
     65      1.1  jmcneill /* 42 */
     66      1.1  jmcneill /* 43 */
     67      1.1  jmcneill #define TEGRA210_CLK_SBC2 44
     68      1.1  jmcneill /* 45 */
     69      1.1  jmcneill #define TEGRA210_CLK_SBC3 46
     70      1.1  jmcneill #define TEGRA210_CLK_I2C5 47
     71      1.1  jmcneill #define TEGRA210_CLK_DSIA 48
     72      1.1  jmcneill /* 49 */
     73      1.1  jmcneill /* 50 */
     74      1.1  jmcneill /* 51 */
     75      1.1  jmcneill #define TEGRA210_CLK_CSI 52
     76      1.1  jmcneill /* 53 */
     77      1.1  jmcneill #define TEGRA210_CLK_I2C2 54
     78      1.1  jmcneill #define TEGRA210_CLK_UARTC 55
     79      1.1  jmcneill #define TEGRA210_CLK_MIPI_CAL 56
     80      1.1  jmcneill #define TEGRA210_CLK_EMC 57
     81      1.1  jmcneill #define TEGRA210_CLK_USB2 58
     82      1.1  jmcneill /* 59 */
     83      1.1  jmcneill /* 60 */
     84      1.1  jmcneill /* 61 */
     85      1.1  jmcneill /* 62 */
     86      1.1  jmcneill #define TEGRA210_CLK_BSEV 63
     87      1.1  jmcneill 
     88      1.1  jmcneill /* 64 */
     89      1.1  jmcneill #define TEGRA210_CLK_UARTD 65
     90      1.1  jmcneill /* 66 */
     91      1.1  jmcneill #define TEGRA210_CLK_I2C3 67
     92      1.1  jmcneill #define TEGRA210_CLK_SBC4 68
     93      1.1  jmcneill #define TEGRA210_CLK_SDMMC3 69
     94      1.1  jmcneill #define TEGRA210_CLK_PCIE 70
     95      1.1  jmcneill #define TEGRA210_CLK_OWR 71
     96      1.1  jmcneill #define TEGRA210_CLK_AFI 72
     97      1.1  jmcneill #define TEGRA210_CLK_CSITE 73
     98      1.1  jmcneill /* 74 */
     99      1.1  jmcneill /* 75 */
    100  1.1.1.4  jmcneill #define TEGRA210_CLK_LA 76
    101      1.1  jmcneill /* 77 */
    102      1.1  jmcneill #define TEGRA210_CLK_SOC_THERM 78
    103      1.1  jmcneill #define TEGRA210_CLK_DTV 79
    104      1.1  jmcneill /* 80 */
    105      1.1  jmcneill #define TEGRA210_CLK_I2CSLOW 81
    106      1.1  jmcneill #define TEGRA210_CLK_DSIB 82
    107      1.1  jmcneill #define TEGRA210_CLK_TSEC 83
    108      1.1  jmcneill /* 84 */
    109      1.1  jmcneill /* 85 */
    110      1.1  jmcneill /* 86 */
    111      1.1  jmcneill /* 87 */
    112      1.1  jmcneill /* 88 */
    113      1.1  jmcneill #define TEGRA210_CLK_XUSB_HOST 89
    114      1.1  jmcneill /* 90 */
    115      1.1  jmcneill /* 91 */
    116      1.1  jmcneill #define TEGRA210_CLK_CSUS 92
    117      1.1  jmcneill /* 93 */
    118      1.1  jmcneill /* 94 */
    119      1.1  jmcneill /* 95 (bit affects xusb_dev and xusb_dev_src) */
    120      1.1  jmcneill 
    121      1.1  jmcneill /* 96 */
    122      1.1  jmcneill /* 97 */
    123      1.1  jmcneill /* 98 */
    124      1.1  jmcneill #define TEGRA210_CLK_MSELECT 99
    125      1.1  jmcneill #define TEGRA210_CLK_TSENSOR 100
    126      1.1  jmcneill #define TEGRA210_CLK_I2S3 101
    127      1.1  jmcneill #define TEGRA210_CLK_I2S4 102
    128      1.1  jmcneill #define TEGRA210_CLK_I2C4 103
    129      1.1  jmcneill /* 104 */
    130      1.1  jmcneill /* 105 */
    131      1.1  jmcneill #define TEGRA210_CLK_D_AUDIO 106
    132      1.1  jmcneill #define TEGRA210_CLK_APB2APE 107
    133      1.1  jmcneill /* 108 */
    134      1.1  jmcneill /* 109 */
    135      1.1  jmcneill /* 110 */
    136      1.1  jmcneill #define TEGRA210_CLK_HDA2CODEC_2X 111
    137      1.1  jmcneill /* 112 */
    138      1.1  jmcneill /* 113 */
    139      1.1  jmcneill /* 114 */
    140      1.1  jmcneill /* 115 */
    141      1.1  jmcneill /* 116 */
    142      1.1  jmcneill /* 117 */
    143      1.1  jmcneill #define TEGRA210_CLK_SPDIF_2X 118
    144      1.1  jmcneill #define TEGRA210_CLK_ACTMON 119
    145      1.1  jmcneill #define TEGRA210_CLK_EXTERN1 120
    146      1.1  jmcneill #define TEGRA210_CLK_EXTERN2 121
    147      1.1  jmcneill #define TEGRA210_CLK_EXTERN3 122
    148      1.1  jmcneill #define TEGRA210_CLK_SATA_OOB 123
    149      1.1  jmcneill #define TEGRA210_CLK_SATA 124
    150      1.1  jmcneill #define TEGRA210_CLK_HDA 125
    151      1.1  jmcneill /* 126 */
    152      1.1  jmcneill /* 127 */
    153      1.1  jmcneill 
    154      1.1  jmcneill #define TEGRA210_CLK_HDA2HDMI 128
    155      1.1  jmcneill /* 129 */
    156      1.1  jmcneill /* 130 */
    157      1.1  jmcneill /* 131 */
    158      1.1  jmcneill /* 132 */
    159      1.1  jmcneill /* 133 */
    160      1.1  jmcneill /* 134 */
    161      1.1  jmcneill /* 135 */
    162  1.1.1.2  jmcneill #define TEGRA210_CLK_CEC 136
    163      1.1  jmcneill /* 137 */
    164      1.1  jmcneill /* 138 */
    165      1.1  jmcneill /* 139 */
    166      1.1  jmcneill /* 140 */
    167      1.1  jmcneill /* 141 */
    168      1.1  jmcneill /* 142 */
    169      1.1  jmcneill /* (bit affects xusb_falcon_src, xusb_fs_src, xusb_host_src and xusb_ss_src) */
    170      1.1  jmcneill #define TEGRA210_CLK_XUSB_GATE 143
    171      1.1  jmcneill #define TEGRA210_CLK_CILAB 144
    172      1.1  jmcneill #define TEGRA210_CLK_CILCD 145
    173      1.1  jmcneill #define TEGRA210_CLK_CILE 146
    174      1.1  jmcneill #define TEGRA210_CLK_DSIALP 147
    175      1.1  jmcneill #define TEGRA210_CLK_DSIBLP 148
    176      1.1  jmcneill #define TEGRA210_CLK_ENTROPY 149
    177      1.1  jmcneill /* 150 */
    178      1.1  jmcneill /* 151 */
    179  1.1.1.2  jmcneill #define TEGRA210_CLK_DP2 152
    180      1.1  jmcneill /* 153 */
    181      1.1  jmcneill /* 154 */
    182      1.1  jmcneill /* 155 (bit affects dfll_ref and dfll_soc) */
    183      1.1  jmcneill #define TEGRA210_CLK_XUSB_SS 156
    184      1.1  jmcneill /* 157 */
    185      1.1  jmcneill /* 158 */
    186      1.1  jmcneill /* 159 */
    187      1.1  jmcneill 
    188      1.1  jmcneill /* 160 */
    189      1.1  jmcneill #define TEGRA210_CLK_DMIC1 161
    190      1.1  jmcneill #define TEGRA210_CLK_DMIC2 162
    191      1.1  jmcneill /* 163 */
    192      1.1  jmcneill /* 164 */
    193      1.1  jmcneill /* 165 */
    194      1.1  jmcneill #define TEGRA210_CLK_I2C6 166
    195      1.1  jmcneill /* 167 */
    196      1.1  jmcneill /* 168 */
    197      1.1  jmcneill /* 169 */
    198      1.1  jmcneill /* 170 */
    199      1.1  jmcneill #define TEGRA210_CLK_VIM2_CLK 171
    200      1.1  jmcneill /* 172 */
    201      1.1  jmcneill #define TEGRA210_CLK_MIPIBIF 173
    202      1.1  jmcneill /* 174 */
    203      1.1  jmcneill /* 175 */
    204      1.1  jmcneill /* 176 */
    205      1.1  jmcneill #define TEGRA210_CLK_CLK72MHZ 177
    206      1.1  jmcneill #define TEGRA210_CLK_VIC03 178
    207      1.1  jmcneill /* 179 */
    208      1.1  jmcneill /* 180 */
    209      1.1  jmcneill #define TEGRA210_CLK_DPAUX 181
    210      1.1  jmcneill #define TEGRA210_CLK_SOR0 182
    211      1.1  jmcneill #define TEGRA210_CLK_SOR1 183
    212      1.1  jmcneill #define TEGRA210_CLK_GPU 184
    213      1.1  jmcneill #define TEGRA210_CLK_DBGAPB 185
    214      1.1  jmcneill /* 186 */
    215      1.1  jmcneill #define TEGRA210_CLK_PLL_P_OUT_ADSP 187
    216  1.1.1.2  jmcneill /* 188 ((bit affects pll_a_out_adsp and pll_a_out0_out_adsp)*/
    217      1.1  jmcneill #define TEGRA210_CLK_PLL_G_REF 189
    218      1.1  jmcneill /* 190 */
    219      1.1  jmcneill /* 191 */
    220      1.1  jmcneill 
    221      1.1  jmcneill /* 192 */
    222      1.1  jmcneill #define TEGRA210_CLK_SDMMC_LEGACY 193
    223      1.1  jmcneill #define TEGRA210_CLK_NVDEC 194
    224      1.1  jmcneill #define TEGRA210_CLK_NVJPG 195
    225      1.1  jmcneill /* 196 */
    226      1.1  jmcneill #define TEGRA210_CLK_DMIC3 197
    227      1.1  jmcneill #define TEGRA210_CLK_APE 198
    228  1.1.1.2  jmcneill #define TEGRA210_CLK_ADSP 199
    229      1.1  jmcneill /* 200 */
    230      1.1  jmcneill /* 201 */
    231      1.1  jmcneill #define TEGRA210_CLK_MAUD 202
    232      1.1  jmcneill /* 203 */
    233      1.1  jmcneill /* 204 */
    234      1.1  jmcneill /* 205 */
    235      1.1  jmcneill #define TEGRA210_CLK_TSECB 206
    236      1.1  jmcneill #define TEGRA210_CLK_DPAUX1 207
    237      1.1  jmcneill #define TEGRA210_CLK_VI_I2C 208
    238      1.1  jmcneill #define TEGRA210_CLK_HSIC_TRK 209
    239      1.1  jmcneill #define TEGRA210_CLK_USB2_TRK 210
    240      1.1  jmcneill #define TEGRA210_CLK_QSPI 211
    241      1.1  jmcneill #define TEGRA210_CLK_UARTAPE 212
    242      1.1  jmcneill /* 213 */
    243      1.1  jmcneill /* 214 */
    244      1.1  jmcneill /* 215 */
    245      1.1  jmcneill /* 216 */
    246      1.1  jmcneill /* 217 */
    247  1.1.1.2  jmcneill #define TEGRA210_CLK_ADSP_NEON 218
    248      1.1  jmcneill #define TEGRA210_CLK_NVENC 219
    249  1.1.1.2  jmcneill #define TEGRA210_CLK_IQC2 220
    250  1.1.1.2  jmcneill #define TEGRA210_CLK_IQC1 221
    251      1.1  jmcneill #define TEGRA210_CLK_SOR_SAFE 222
    252      1.1  jmcneill #define TEGRA210_CLK_PLL_P_OUT_CPU 223
    253      1.1  jmcneill 
    254      1.1  jmcneill 
    255      1.1  jmcneill #define TEGRA210_CLK_UARTB 224
    256      1.1  jmcneill #define TEGRA210_CLK_VFIR 225
    257      1.1  jmcneill #define TEGRA210_CLK_SPDIF_IN 226
    258      1.1  jmcneill #define TEGRA210_CLK_SPDIF_OUT 227
    259      1.1  jmcneill #define TEGRA210_CLK_VI 228
    260      1.1  jmcneill #define TEGRA210_CLK_VI_SENSOR 229
    261      1.1  jmcneill #define TEGRA210_CLK_FUSE 230
    262      1.1  jmcneill #define TEGRA210_CLK_FUSE_BURN 231
    263      1.1  jmcneill #define TEGRA210_CLK_CLK_32K 232
    264      1.1  jmcneill #define TEGRA210_CLK_CLK_M 233
    265      1.1  jmcneill #define TEGRA210_CLK_CLK_M_DIV2 234
    266      1.1  jmcneill #define TEGRA210_CLK_CLK_M_DIV4 235
    267  1.1.1.6  jmcneill #define TEGRA210_CLK_OSC_DIV2 234
    268  1.1.1.6  jmcneill #define TEGRA210_CLK_OSC_DIV4 235
    269      1.1  jmcneill #define TEGRA210_CLK_PLL_REF 236
    270      1.1  jmcneill #define TEGRA210_CLK_PLL_C 237
    271      1.1  jmcneill #define TEGRA210_CLK_PLL_C_OUT1 238
    272      1.1  jmcneill #define TEGRA210_CLK_PLL_C2 239
    273      1.1  jmcneill #define TEGRA210_CLK_PLL_C3 240
    274      1.1  jmcneill #define TEGRA210_CLK_PLL_M 241
    275      1.1  jmcneill #define TEGRA210_CLK_PLL_M_OUT1 242
    276      1.1  jmcneill #define TEGRA210_CLK_PLL_P 243
    277      1.1  jmcneill #define TEGRA210_CLK_PLL_P_OUT1 244
    278      1.1  jmcneill #define TEGRA210_CLK_PLL_P_OUT2 245
    279      1.1  jmcneill #define TEGRA210_CLK_PLL_P_OUT3 246
    280      1.1  jmcneill #define TEGRA210_CLK_PLL_P_OUT4 247
    281      1.1  jmcneill #define TEGRA210_CLK_PLL_A 248
    282      1.1  jmcneill #define TEGRA210_CLK_PLL_A_OUT0 249
    283      1.1  jmcneill #define TEGRA210_CLK_PLL_D 250
    284      1.1  jmcneill #define TEGRA210_CLK_PLL_D_OUT0 251
    285      1.1  jmcneill #define TEGRA210_CLK_PLL_D2 252
    286      1.1  jmcneill #define TEGRA210_CLK_PLL_D2_OUT0 253
    287      1.1  jmcneill #define TEGRA210_CLK_PLL_U 254
    288      1.1  jmcneill #define TEGRA210_CLK_PLL_U_480M 255
    289      1.1  jmcneill 
    290      1.1  jmcneill #define TEGRA210_CLK_PLL_U_60M 256
    291      1.1  jmcneill #define TEGRA210_CLK_PLL_U_48M 257
    292      1.1  jmcneill /* 258 */
    293      1.1  jmcneill #define TEGRA210_CLK_PLL_X 259
    294      1.1  jmcneill #define TEGRA210_CLK_PLL_X_OUT0 260
    295      1.1  jmcneill #define TEGRA210_CLK_PLL_RE_VCO 261
    296      1.1  jmcneill #define TEGRA210_CLK_PLL_RE_OUT 262
    297      1.1  jmcneill #define TEGRA210_CLK_PLL_E 263
    298      1.1  jmcneill #define TEGRA210_CLK_SPDIF_IN_SYNC 264
    299      1.1  jmcneill #define TEGRA210_CLK_I2S0_SYNC 265
    300      1.1  jmcneill #define TEGRA210_CLK_I2S1_SYNC 266
    301      1.1  jmcneill #define TEGRA210_CLK_I2S2_SYNC 267
    302      1.1  jmcneill #define TEGRA210_CLK_I2S3_SYNC 268
    303      1.1  jmcneill #define TEGRA210_CLK_I2S4_SYNC 269
    304      1.1  jmcneill #define TEGRA210_CLK_VIMCLK_SYNC 270
    305      1.1  jmcneill #define TEGRA210_CLK_AUDIO0 271
    306      1.1  jmcneill #define TEGRA210_CLK_AUDIO1 272
    307      1.1  jmcneill #define TEGRA210_CLK_AUDIO2 273
    308      1.1  jmcneill #define TEGRA210_CLK_AUDIO3 274
    309      1.1  jmcneill #define TEGRA210_CLK_AUDIO4 275
    310      1.1  jmcneill #define TEGRA210_CLK_SPDIF 276
    311  1.1.1.6  jmcneill /* 277 */
    312  1.1.1.6  jmcneill #define TEGRA210_CLK_QSPI_PM 278
    313  1.1.1.6  jmcneill /* 279 */
    314  1.1.1.6  jmcneill /* 280 */
    315  1.1.1.5     skrll #define TEGRA210_CLK_SOR0_LVDS 281 /* deprecated */
    316  1.1.1.5     skrll #define TEGRA210_CLK_SOR0_OUT 281
    317  1.1.1.3  jmcneill #define TEGRA210_CLK_SOR1_OUT 282
    318      1.1  jmcneill /* 283 */
    319      1.1  jmcneill #define TEGRA210_CLK_XUSB_HOST_SRC 284
    320      1.1  jmcneill #define TEGRA210_CLK_XUSB_FALCON_SRC 285
    321      1.1  jmcneill #define TEGRA210_CLK_XUSB_FS_SRC 286
    322      1.1  jmcneill #define TEGRA210_CLK_XUSB_SS_SRC 287
    323      1.1  jmcneill 
    324      1.1  jmcneill #define TEGRA210_CLK_XUSB_DEV_SRC 288
    325      1.1  jmcneill #define TEGRA210_CLK_XUSB_DEV 289
    326      1.1  jmcneill #define TEGRA210_CLK_XUSB_HS_SRC 290
    327      1.1  jmcneill #define TEGRA210_CLK_SCLK 291
    328      1.1  jmcneill #define TEGRA210_CLK_HCLK 292
    329      1.1  jmcneill #define TEGRA210_CLK_PCLK 293
    330      1.1  jmcneill #define TEGRA210_CLK_CCLK_G 294
    331      1.1  jmcneill #define TEGRA210_CLK_CCLK_LP 295
    332      1.1  jmcneill #define TEGRA210_CLK_DFLL_REF 296
    333      1.1  jmcneill #define TEGRA210_CLK_DFLL_SOC 297
    334      1.1  jmcneill #define TEGRA210_CLK_VI_SENSOR2 298
    335      1.1  jmcneill #define TEGRA210_CLK_PLL_P_OUT5 299
    336      1.1  jmcneill #define TEGRA210_CLK_CML0 300
    337      1.1  jmcneill #define TEGRA210_CLK_CML1 301
    338      1.1  jmcneill #define TEGRA210_CLK_PLL_C4 302
    339      1.1  jmcneill #define TEGRA210_CLK_PLL_DP 303
    340      1.1  jmcneill #define TEGRA210_CLK_PLL_E_MUX 304
    341      1.1  jmcneill #define TEGRA210_CLK_PLL_MB 305
    342      1.1  jmcneill #define TEGRA210_CLK_PLL_A1 306
    343      1.1  jmcneill #define TEGRA210_CLK_PLL_D_DSI_OUT 307
    344      1.1  jmcneill #define TEGRA210_CLK_PLL_C4_OUT0 308
    345      1.1  jmcneill #define TEGRA210_CLK_PLL_C4_OUT1 309
    346      1.1  jmcneill #define TEGRA210_CLK_PLL_C4_OUT2 310
    347      1.1  jmcneill #define TEGRA210_CLK_PLL_C4_OUT3 311
    348      1.1  jmcneill #define TEGRA210_CLK_PLL_U_OUT 312
    349      1.1  jmcneill #define TEGRA210_CLK_PLL_U_OUT1 313
    350      1.1  jmcneill #define TEGRA210_CLK_PLL_U_OUT2 314
    351      1.1  jmcneill #define TEGRA210_CLK_USB2_HSIC_TRK 315
    352      1.1  jmcneill #define TEGRA210_CLK_PLL_P_OUT_HSIO 316
    353      1.1  jmcneill #define TEGRA210_CLK_PLL_P_OUT_XUSB 317
    354      1.1  jmcneill #define TEGRA210_CLK_XUSB_SSP_SRC 318
    355      1.1  jmcneill #define TEGRA210_CLK_PLL_RE_OUT1 319
    356  1.1.1.6  jmcneill #define TEGRA210_CLK_PLL_MB_UD 320
    357  1.1.1.6  jmcneill #define TEGRA210_CLK_PLL_P_UD 321
    358  1.1.1.2  jmcneill #define TEGRA210_CLK_ISP 322
    359  1.1.1.2  jmcneill #define TEGRA210_CLK_PLL_A_OUT_ADSP 323
    360  1.1.1.2  jmcneill #define TEGRA210_CLK_PLL_A_OUT0_OUT_ADSP 324
    361      1.1  jmcneill /* 325 */
    362  1.1.1.6  jmcneill #define TEGRA210_CLK_OSC 326
    363  1.1.1.6  jmcneill #define TEGRA210_CLK_CSI_TPG 327
    364      1.1  jmcneill /* 328 */
    365      1.1  jmcneill /* 329 */
    366      1.1  jmcneill /* 330 */
    367      1.1  jmcneill /* 331 */
    368      1.1  jmcneill /* 332 */
    369      1.1  jmcneill /* 333 */
    370      1.1  jmcneill /* 334 */
    371      1.1  jmcneill /* 335 */
    372      1.1  jmcneill /* 336 */
    373      1.1  jmcneill /* 337 */
    374      1.1  jmcneill /* 338 */
    375      1.1  jmcneill /* 339 */
    376      1.1  jmcneill /* 340 */
    377      1.1  jmcneill /* 341 */
    378      1.1  jmcneill /* 342 */
    379      1.1  jmcneill /* 343 */
    380      1.1  jmcneill /* 344 */
    381      1.1  jmcneill /* 345 */
    382      1.1  jmcneill /* 346 */
    383      1.1  jmcneill /* 347 */
    384      1.1  jmcneill /* 348 */
    385      1.1  jmcneill /* 349 */
    386      1.1  jmcneill 
    387      1.1  jmcneill #define TEGRA210_CLK_AUDIO0_MUX 350
    388      1.1  jmcneill #define TEGRA210_CLK_AUDIO1_MUX 351
    389      1.1  jmcneill #define TEGRA210_CLK_AUDIO2_MUX 352
    390      1.1  jmcneill #define TEGRA210_CLK_AUDIO3_MUX 353
    391      1.1  jmcneill #define TEGRA210_CLK_AUDIO4_MUX 354
    392      1.1  jmcneill #define TEGRA210_CLK_SPDIF_MUX 355
    393  1.1.1.6  jmcneill /* 356 */
    394  1.1.1.6  jmcneill /* 357 */
    395  1.1.1.6  jmcneill /* 358 */
    396      1.1  jmcneill #define TEGRA210_CLK_DSIA_MUX 359
    397      1.1  jmcneill #define TEGRA210_CLK_DSIB_MUX 360
    398  1.1.1.5     skrll /* 361 */
    399      1.1  jmcneill #define TEGRA210_CLK_XUSB_SS_DIV2 362
    400      1.1  jmcneill 
    401      1.1  jmcneill #define TEGRA210_CLK_PLL_M_UD 363
    402      1.1  jmcneill #define TEGRA210_CLK_PLL_C_UD 364
    403      1.1  jmcneill #define TEGRA210_CLK_SCLK_MUX 365
    404      1.1  jmcneill 
    405  1.1.1.2  jmcneill #define TEGRA210_CLK_ACLK 370
    406  1.1.1.2  jmcneill 
    407  1.1.1.2  jmcneill #define TEGRA210_CLK_DMIC1_SYNC_CLK 388
    408  1.1.1.2  jmcneill #define TEGRA210_CLK_DMIC1_SYNC_CLK_MUX 389
    409  1.1.1.2  jmcneill #define TEGRA210_CLK_DMIC2_SYNC_CLK 390
    410  1.1.1.2  jmcneill #define TEGRA210_CLK_DMIC2_SYNC_CLK_MUX 391
    411  1.1.1.2  jmcneill #define TEGRA210_CLK_DMIC3_SYNC_CLK 392
    412  1.1.1.2  jmcneill #define TEGRA210_CLK_DMIC3_SYNC_CLK_MUX 393
    413  1.1.1.2  jmcneill 
    414  1.1.1.2  jmcneill #define TEGRA210_CLK_CLK_MAX 394
    415      1.1  jmcneill 
    416      1.1  jmcneill #endif	/* _DT_BINDINGS_CLOCK_TEGRA210_CAR_H */
    417