1 1.1 jmcneill /* $NetBSD: vf610-clock.h,v 1.1.1.3 2021/11/07 16:50:00 jmcneill Exp $ */ 2 1.1 jmcneill 3 1.1.1.2 skrll /* SPDX-License-Identifier: GPL-2.0-or-later */ 4 1.1 jmcneill /* 5 1.1 jmcneill * Copyright 2013 Freescale Semiconductor, Inc. 6 1.1 jmcneill */ 7 1.1 jmcneill 8 1.1 jmcneill #ifndef __DT_BINDINGS_CLOCK_VF610_H 9 1.1 jmcneill #define __DT_BINDINGS_CLOCK_VF610_H 10 1.1 jmcneill 11 1.1 jmcneill #define VF610_CLK_DUMMY 0 12 1.1 jmcneill #define VF610_CLK_SIRC_128K 1 13 1.1 jmcneill #define VF610_CLK_SIRC_32K 2 14 1.1 jmcneill #define VF610_CLK_FIRC 3 15 1.1 jmcneill #define VF610_CLK_SXOSC 4 16 1.1 jmcneill #define VF610_CLK_FXOSC 5 17 1.1 jmcneill #define VF610_CLK_FXOSC_HALF 6 18 1.1 jmcneill #define VF610_CLK_SLOW_CLK_SEL 7 19 1.1 jmcneill #define VF610_CLK_FASK_CLK_SEL 8 20 1.1 jmcneill #define VF610_CLK_AUDIO_EXT 9 21 1.1 jmcneill #define VF610_CLK_ENET_EXT 10 22 1.1 jmcneill #define VF610_CLK_PLL1_SYS 11 23 1.1 jmcneill #define VF610_CLK_PLL1_PFD1 12 24 1.1 jmcneill #define VF610_CLK_PLL1_PFD2 13 25 1.1 jmcneill #define VF610_CLK_PLL1_PFD3 14 26 1.1 jmcneill #define VF610_CLK_PLL1_PFD4 15 27 1.1 jmcneill #define VF610_CLK_PLL2_BUS 16 28 1.1 jmcneill #define VF610_CLK_PLL2_PFD1 17 29 1.1 jmcneill #define VF610_CLK_PLL2_PFD2 18 30 1.1 jmcneill #define VF610_CLK_PLL2_PFD3 19 31 1.1 jmcneill #define VF610_CLK_PLL2_PFD4 20 32 1.1 jmcneill #define VF610_CLK_PLL3_USB_OTG 21 33 1.1 jmcneill #define VF610_CLK_PLL3_PFD1 22 34 1.1 jmcneill #define VF610_CLK_PLL3_PFD2 23 35 1.1 jmcneill #define VF610_CLK_PLL3_PFD3 24 36 1.1 jmcneill #define VF610_CLK_PLL3_PFD4 25 37 1.1 jmcneill #define VF610_CLK_PLL4_AUDIO 26 38 1.1 jmcneill #define VF610_CLK_PLL5_ENET 27 39 1.1 jmcneill #define VF610_CLK_PLL6_VIDEO 28 40 1.1 jmcneill #define VF610_CLK_PLL3_MAIN_DIV 29 41 1.1 jmcneill #define VF610_CLK_PLL4_MAIN_DIV 30 42 1.1 jmcneill #define VF610_CLK_PLL6_MAIN_DIV 31 43 1.1 jmcneill #define VF610_CLK_PLL1_PFD_SEL 32 44 1.1 jmcneill #define VF610_CLK_PLL2_PFD_SEL 33 45 1.1 jmcneill #define VF610_CLK_SYS_SEL 34 46 1.1 jmcneill #define VF610_CLK_DDR_SEL 35 47 1.1 jmcneill #define VF610_CLK_SYS_BUS 36 48 1.1 jmcneill #define VF610_CLK_PLATFORM_BUS 37 49 1.1 jmcneill #define VF610_CLK_IPG_BUS 38 50 1.1 jmcneill #define VF610_CLK_UART0 39 51 1.1 jmcneill #define VF610_CLK_UART1 40 52 1.1 jmcneill #define VF610_CLK_UART2 41 53 1.1 jmcneill #define VF610_CLK_UART3 42 54 1.1 jmcneill #define VF610_CLK_UART4 43 55 1.1 jmcneill #define VF610_CLK_UART5 44 56 1.1 jmcneill #define VF610_CLK_PIT 45 57 1.1 jmcneill #define VF610_CLK_I2C0 46 58 1.1 jmcneill #define VF610_CLK_I2C1 47 59 1.1 jmcneill #define VF610_CLK_I2C2 48 60 1.1 jmcneill #define VF610_CLK_I2C3 49 61 1.1 jmcneill #define VF610_CLK_FTM0_EXT_SEL 50 62 1.1 jmcneill #define VF610_CLK_FTM0_FIX_SEL 51 63 1.1 jmcneill #define VF610_CLK_FTM0_EXT_FIX_EN 52 64 1.1 jmcneill #define VF610_CLK_FTM1_EXT_SEL 53 65 1.1 jmcneill #define VF610_CLK_FTM1_FIX_SEL 54 66 1.1 jmcneill #define VF610_CLK_FTM1_EXT_FIX_EN 55 67 1.1 jmcneill #define VF610_CLK_FTM2_EXT_SEL 56 68 1.1 jmcneill #define VF610_CLK_FTM2_FIX_SEL 57 69 1.1 jmcneill #define VF610_CLK_FTM2_EXT_FIX_EN 58 70 1.1 jmcneill #define VF610_CLK_FTM3_EXT_SEL 59 71 1.1 jmcneill #define VF610_CLK_FTM3_FIX_SEL 60 72 1.1 jmcneill #define VF610_CLK_FTM3_EXT_FIX_EN 61 73 1.1 jmcneill #define VF610_CLK_FTM0 62 74 1.1 jmcneill #define VF610_CLK_FTM1 63 75 1.1 jmcneill #define VF610_CLK_FTM2 64 76 1.1 jmcneill #define VF610_CLK_FTM3 65 77 1.1 jmcneill #define VF610_CLK_ENET_50M 66 78 1.1 jmcneill #define VF610_CLK_ENET_25M 67 79 1.1 jmcneill #define VF610_CLK_ENET_SEL 68 80 1.1 jmcneill #define VF610_CLK_ENET 69 81 1.1 jmcneill #define VF610_CLK_ENET_TS_SEL 70 82 1.1 jmcneill #define VF610_CLK_ENET_TS 71 83 1.1 jmcneill #define VF610_CLK_DSPI0 72 84 1.1 jmcneill #define VF610_CLK_DSPI1 73 85 1.1 jmcneill #define VF610_CLK_DSPI2 74 86 1.1 jmcneill #define VF610_CLK_DSPI3 75 87 1.1 jmcneill #define VF610_CLK_WDT 76 88 1.1 jmcneill #define VF610_CLK_ESDHC0_SEL 77 89 1.1 jmcneill #define VF610_CLK_ESDHC0_EN 78 90 1.1 jmcneill #define VF610_CLK_ESDHC0_DIV 79 91 1.1 jmcneill #define VF610_CLK_ESDHC0 80 92 1.1 jmcneill #define VF610_CLK_ESDHC1_SEL 81 93 1.1 jmcneill #define VF610_CLK_ESDHC1_EN 82 94 1.1 jmcneill #define VF610_CLK_ESDHC1_DIV 83 95 1.1 jmcneill #define VF610_CLK_ESDHC1 84 96 1.1 jmcneill #define VF610_CLK_DCU0_SEL 85 97 1.1 jmcneill #define VF610_CLK_DCU0_EN 86 98 1.1 jmcneill #define VF610_CLK_DCU0_DIV 87 99 1.1 jmcneill #define VF610_CLK_DCU0 88 100 1.1 jmcneill #define VF610_CLK_DCU1_SEL 89 101 1.1 jmcneill #define VF610_CLK_DCU1_EN 90 102 1.1 jmcneill #define VF610_CLK_DCU1_DIV 91 103 1.1 jmcneill #define VF610_CLK_DCU1 92 104 1.1 jmcneill #define VF610_CLK_ESAI_SEL 93 105 1.1 jmcneill #define VF610_CLK_ESAI_EN 94 106 1.1 jmcneill #define VF610_CLK_ESAI_DIV 95 107 1.1 jmcneill #define VF610_CLK_ESAI 96 108 1.1 jmcneill #define VF610_CLK_SAI0_SEL 97 109 1.1 jmcneill #define VF610_CLK_SAI0_EN 98 110 1.1 jmcneill #define VF610_CLK_SAI0_DIV 99 111 1.1 jmcneill #define VF610_CLK_SAI0 100 112 1.1 jmcneill #define VF610_CLK_SAI1_SEL 101 113 1.1 jmcneill #define VF610_CLK_SAI1_EN 102 114 1.1 jmcneill #define VF610_CLK_SAI1_DIV 103 115 1.1 jmcneill #define VF610_CLK_SAI1 104 116 1.1 jmcneill #define VF610_CLK_SAI2_SEL 105 117 1.1 jmcneill #define VF610_CLK_SAI2_EN 106 118 1.1 jmcneill #define VF610_CLK_SAI2_DIV 107 119 1.1 jmcneill #define VF610_CLK_SAI2 108 120 1.1 jmcneill #define VF610_CLK_SAI3_SEL 109 121 1.1 jmcneill #define VF610_CLK_SAI3_EN 110 122 1.1 jmcneill #define VF610_CLK_SAI3_DIV 111 123 1.1 jmcneill #define VF610_CLK_SAI3 112 124 1.1 jmcneill #define VF610_CLK_USBC0 113 125 1.1 jmcneill #define VF610_CLK_USBC1 114 126 1.1 jmcneill #define VF610_CLK_QSPI0_SEL 115 127 1.1 jmcneill #define VF610_CLK_QSPI0_EN 116 128 1.1 jmcneill #define VF610_CLK_QSPI0_X4_DIV 117 129 1.1 jmcneill #define VF610_CLK_QSPI0_X2_DIV 118 130 1.1 jmcneill #define VF610_CLK_QSPI0_X1_DIV 119 131 1.1 jmcneill #define VF610_CLK_QSPI1_SEL 120 132 1.1 jmcneill #define VF610_CLK_QSPI1_EN 121 133 1.1 jmcneill #define VF610_CLK_QSPI1_X4_DIV 122 134 1.1 jmcneill #define VF610_CLK_QSPI1_X2_DIV 123 135 1.1 jmcneill #define VF610_CLK_QSPI1_X1_DIV 124 136 1.1 jmcneill #define VF610_CLK_QSPI0 125 137 1.1 jmcneill #define VF610_CLK_QSPI1 126 138 1.1 jmcneill #define VF610_CLK_NFC_SEL 127 139 1.1 jmcneill #define VF610_CLK_NFC_EN 128 140 1.1 jmcneill #define VF610_CLK_NFC_PRE_DIV 129 141 1.1 jmcneill #define VF610_CLK_NFC_FRAC_DIV 130 142 1.1 jmcneill #define VF610_CLK_NFC_INV 131 143 1.1 jmcneill #define VF610_CLK_NFC 132 144 1.1 jmcneill #define VF610_CLK_VADC_SEL 133 145 1.1 jmcneill #define VF610_CLK_VADC_EN 134 146 1.1 jmcneill #define VF610_CLK_VADC_DIV 135 147 1.1 jmcneill #define VF610_CLK_VADC_DIV_HALF 136 148 1.1 jmcneill #define VF610_CLK_VADC 137 149 1.1 jmcneill #define VF610_CLK_ADC0 138 150 1.1 jmcneill #define VF610_CLK_ADC1 139 151 1.1 jmcneill #define VF610_CLK_DAC0 140 152 1.1 jmcneill #define VF610_CLK_DAC1 141 153 1.1 jmcneill #define VF610_CLK_FLEXCAN0 142 154 1.1 jmcneill #define VF610_CLK_FLEXCAN1 143 155 1.1 jmcneill #define VF610_CLK_ASRC 144 156 1.1 jmcneill #define VF610_CLK_GPU_SEL 145 157 1.1 jmcneill #define VF610_CLK_GPU_EN 146 158 1.1 jmcneill #define VF610_CLK_GPU2D 147 159 1.1 jmcneill #define VF610_CLK_ENET0 148 160 1.1 jmcneill #define VF610_CLK_ENET1 149 161 1.1 jmcneill #define VF610_CLK_DMAMUX0 150 162 1.1 jmcneill #define VF610_CLK_DMAMUX1 151 163 1.1 jmcneill #define VF610_CLK_DMAMUX2 152 164 1.1 jmcneill #define VF610_CLK_DMAMUX3 153 165 1.1 jmcneill #define VF610_CLK_FLEXCAN0_EN 154 166 1.1 jmcneill #define VF610_CLK_FLEXCAN1_EN 155 167 1.1 jmcneill #define VF610_CLK_PLL7_USB_HOST 156 168 1.1 jmcneill #define VF610_CLK_USBPHY0 157 169 1.1 jmcneill #define VF610_CLK_USBPHY1 158 170 1.1 jmcneill #define VF610_CLK_LVDS1_IN 159 171 1.1 jmcneill #define VF610_CLK_ANACLK1 160 172 1.1 jmcneill #define VF610_CLK_PLL1_BYPASS_SRC 161 173 1.1 jmcneill #define VF610_CLK_PLL2_BYPASS_SRC 162 174 1.1 jmcneill #define VF610_CLK_PLL3_BYPASS_SRC 163 175 1.1 jmcneill #define VF610_CLK_PLL4_BYPASS_SRC 164 176 1.1 jmcneill #define VF610_CLK_PLL5_BYPASS_SRC 165 177 1.1 jmcneill #define VF610_CLK_PLL6_BYPASS_SRC 166 178 1.1 jmcneill #define VF610_CLK_PLL7_BYPASS_SRC 167 179 1.1 jmcneill #define VF610_CLK_PLL1 168 180 1.1 jmcneill #define VF610_CLK_PLL2 169 181 1.1 jmcneill #define VF610_CLK_PLL3 170 182 1.1 jmcneill #define VF610_CLK_PLL4 171 183 1.1 jmcneill #define VF610_CLK_PLL5 172 184 1.1 jmcneill #define VF610_CLK_PLL6 173 185 1.1 jmcneill #define VF610_CLK_PLL7 174 186 1.1 jmcneill #define VF610_PLL1_BYPASS 175 187 1.1 jmcneill #define VF610_PLL2_BYPASS 176 188 1.1 jmcneill #define VF610_PLL3_BYPASS 177 189 1.1 jmcneill #define VF610_PLL4_BYPASS 178 190 1.1 jmcneill #define VF610_PLL5_BYPASS 179 191 1.1 jmcneill #define VF610_PLL6_BYPASS 180 192 1.1 jmcneill #define VF610_PLL7_BYPASS 181 193 1.1 jmcneill #define VF610_CLK_SNVS 182 194 1.1 jmcneill #define VF610_CLK_DAP 183 195 1.1 jmcneill #define VF610_CLK_OCOTP 184 196 1.1 jmcneill #define VF610_CLK_DDRMC 185 197 1.1 jmcneill #define VF610_CLK_WKPU 186 198 1.1 jmcneill #define VF610_CLK_TCON0 187 199 1.1 jmcneill #define VF610_CLK_TCON1 188 200 1.1.1.3 jmcneill #define VF610_CLK_CAAM 189 201 1.1.1.3 jmcneill #define VF610_CLK_CRC 190 202 1.1.1.3 jmcneill #define VF610_CLK_END 191 203 1.1 jmcneill 204 1.1 jmcneill #endif /* __DT_BINDINGS_CLOCK_VF610_H */ 205