11.1Sskrll/* $NetBSD: qcom,x1e80100-rpmh.h,v 1.1.1.1 2026/01/18 05:21:46 skrll Exp $ */ 21.1Sskrll 31.1Sskrll/* SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) */ 41.1Sskrll/* 51.1Sskrll * Copyright (c) 2023 Qualcomm Innovation Center, Inc. All rights reserved. 61.1Sskrll * Copyright (c) 2023, Linaro Limited 71.1Sskrll */ 81.1Sskrll 91.1Sskrll#ifndef __DT_BINDINGS_INTERCONNECT_QCOM_X1E80100_H 101.1Sskrll#define __DT_BINDINGS_INTERCONNECT_QCOM_X1E80100_H 111.1Sskrll 121.1Sskrll#define MASTER_QSPI_0 0 131.1Sskrll#define MASTER_QUP_1 1 141.1Sskrll#define MASTER_SDCC_4 2 151.1Sskrll#define MASTER_UFS_MEM 3 161.1Sskrll#define SLAVE_A1NOC_SNOC 4 171.1Sskrll 181.1Sskrll#define MASTER_QUP_0 0 191.1Sskrll#define MASTER_QUP_2 1 201.1Sskrll#define MASTER_CRYPTO 2 211.1Sskrll#define MASTER_SP 3 221.1Sskrll#define MASTER_QDSS_ETR 4 231.1Sskrll#define MASTER_QDSS_ETR_1 5 241.1Sskrll#define MASTER_SDCC_2 6 251.1Sskrll#define SLAVE_A2NOC_SNOC 7 261.1Sskrll 271.1Sskrll#define MASTER_DDR_PERF_MODE 0 281.1Sskrll#define MASTER_QUP_CORE_0 1 291.1Sskrll#define MASTER_QUP_CORE_1 2 301.1Sskrll#define MASTER_QUP_CORE_2 3 311.1Sskrll#define SLAVE_DDR_PERF_MODE 4 321.1Sskrll#define SLAVE_QUP_CORE_0 5 331.1Sskrll#define SLAVE_QUP_CORE_1 6 341.1Sskrll#define SLAVE_QUP_CORE_2 7 351.1Sskrll 361.1Sskrll#define MASTER_CNOC_CFG 0 371.1Sskrll#define SLAVE_AHB2PHY_SOUTH 1 381.1Sskrll#define SLAVE_AHB2PHY_NORTH 2 391.1Sskrll#define SLAVE_AHB2PHY_2 3 401.1Sskrll#define SLAVE_AV1_ENC_CFG 4 411.1Sskrll#define SLAVE_CAMERA_CFG 5 421.1Sskrll#define SLAVE_CLK_CTL 6 431.1Sskrll#define SLAVE_CRYPTO_0_CFG 7 441.1Sskrll#define SLAVE_DISPLAY_CFG 8 451.1Sskrll#define SLAVE_GFX3D_CFG 9 461.1Sskrll#define SLAVE_IMEM_CFG 10 471.1Sskrll#define SLAVE_IPC_ROUTER_CFG 11 481.1Sskrll#define SLAVE_PCIE_0_CFG 12 491.1Sskrll#define SLAVE_PCIE_1_CFG 13 501.1Sskrll#define SLAVE_PCIE_2_CFG 14 511.1Sskrll#define SLAVE_PCIE_3_CFG 15 521.1Sskrll#define SLAVE_PCIE_4_CFG 16 531.1Sskrll#define SLAVE_PCIE_5_CFG 17 541.1Sskrll#define SLAVE_PCIE_6A_CFG 18 551.1Sskrll#define SLAVE_PCIE_6B_CFG 19 561.1Sskrll#define SLAVE_PCIE_RSC_CFG 20 571.1Sskrll#define SLAVE_PDM 21 581.1Sskrll#define SLAVE_PRNG 22 591.1Sskrll#define SLAVE_QDSS_CFG 23 601.1Sskrll#define SLAVE_QSPI_0 24 611.1Sskrll#define SLAVE_QUP_0 25 621.1Sskrll#define SLAVE_QUP_1 26 631.1Sskrll#define SLAVE_QUP_2 27 641.1Sskrll#define SLAVE_SDCC_2 28 651.1Sskrll#define SLAVE_SDCC_4 29 661.1Sskrll#define SLAVE_SMMUV3_CFG 30 671.1Sskrll#define SLAVE_TCSR 31 681.1Sskrll#define SLAVE_TLMM 32 691.1Sskrll#define SLAVE_UFS_MEM_CFG 33 701.1Sskrll#define SLAVE_USB2 34 711.1Sskrll#define SLAVE_USB3_0 35 721.1Sskrll#define SLAVE_USB3_1 36 731.1Sskrll#define SLAVE_USB3_2 37 741.1Sskrll#define SLAVE_USB3_MP 38 751.1Sskrll#define SLAVE_USB4_0 39 761.1Sskrll#define SLAVE_USB4_1 40 771.1Sskrll#define SLAVE_USB4_2 41 781.1Sskrll#define SLAVE_VENUS_CFG 42 791.1Sskrll#define SLAVE_LPASS_QTB_CFG 43 801.1Sskrll#define SLAVE_CNOC_MNOC_CFG 44 811.1Sskrll#define SLAVE_NSP_QTB_CFG 45 821.1Sskrll#define SLAVE_QDSS_STM 46 831.1Sskrll#define SLAVE_TCU 47 841.1Sskrll 851.1Sskrll#define MASTER_GEM_NOC_CNOC 0 861.1Sskrll#define MASTER_GEM_NOC_PCIE_SNOC 1 871.1Sskrll#define SLAVE_AOSS 2 881.1Sskrll#define SLAVE_TME_CFG 3 891.1Sskrll#define SLAVE_APPSS 4 901.1Sskrll#define SLAVE_CNOC_CFG 5 911.1Sskrll#define SLAVE_BOOT_IMEM 6 921.1Sskrll#define SLAVE_IMEM 7 931.1Sskrll#define SLAVE_PCIE_0 8 941.1Sskrll#define SLAVE_PCIE_1 9 951.1Sskrll#define SLAVE_PCIE_2 10 961.1Sskrll#define SLAVE_PCIE_3 11 971.1Sskrll#define SLAVE_PCIE_4 12 981.1Sskrll#define SLAVE_PCIE_5 13 991.1Sskrll#define SLAVE_PCIE_6A 14 1001.1Sskrll#define SLAVE_PCIE_6B 15 1011.1Sskrll 1021.1Sskrll#define MASTER_GPU_TCU 0 1031.1Sskrll#define MASTER_PCIE_TCU 1 1041.1Sskrll#define MASTER_SYS_TCU 2 1051.1Sskrll#define MASTER_APPSS_PROC 3 1061.1Sskrll#define MASTER_GFX3D 4 1071.1Sskrll#define MASTER_LPASS_GEM_NOC 5 1081.1Sskrll#define MASTER_MNOC_HF_MEM_NOC 6 1091.1Sskrll#define MASTER_MNOC_SF_MEM_NOC 7 1101.1Sskrll#define MASTER_COMPUTE_NOC 8 1111.1Sskrll#define MASTER_ANOC_PCIE_GEM_NOC 9 1121.1Sskrll#define MASTER_SNOC_SF_MEM_NOC 10 1131.1Sskrll#define MASTER_GIC2 11 1141.1Sskrll#define SLAVE_GEM_NOC_CNOC 12 1151.1Sskrll#define SLAVE_LLCC 13 1161.1Sskrll#define SLAVE_MEM_NOC_PCIE_SNOC 14 1171.1Sskrll 1181.1Sskrll#define MASTER_LPIAON_NOC 0 1191.1Sskrll#define SLAVE_LPASS_GEM_NOC 1 1201.1Sskrll 1211.1Sskrll#define MASTER_LPASS_LPINOC 0 1221.1Sskrll#define SLAVE_LPIAON_NOC_LPASS_AG_NOC 1 1231.1Sskrll 1241.1Sskrll#define MASTER_LPASS_PROC 0 1251.1Sskrll#define SLAVE_LPICX_NOC_LPIAON_NOC 1 1261.1Sskrll 1271.1Sskrll#define MASTER_LLCC 0 1281.1Sskrll#define SLAVE_EBI1 1 1291.1Sskrll 1301.1Sskrll#define MASTER_AV1_ENC 0 1311.1Sskrll#define MASTER_CAMNOC_HF 1 1321.1Sskrll#define MASTER_CAMNOC_ICP 2 1331.1Sskrll#define MASTER_CAMNOC_SF 3 1341.1Sskrll#define MASTER_EVA 4 1351.1Sskrll#define MASTER_MDP 5 1361.1Sskrll#define MASTER_VIDEO 6 1371.1Sskrll#define MASTER_VIDEO_CV_PROC 7 1381.1Sskrll#define MASTER_VIDEO_V_PROC 8 1391.1Sskrll#define MASTER_CNOC_MNOC_CFG 9 1401.1Sskrll#define SLAVE_MNOC_HF_MEM_NOC 10 1411.1Sskrll#define SLAVE_MNOC_SF_MEM_NOC 11 1421.1Sskrll#define SLAVE_SERVICE_MNOC 12 1431.1Sskrll 1441.1Sskrll#define MASTER_CDSP_PROC 0 1451.1Sskrll#define SLAVE_CDSP_MEM_NOC 1 1461.1Sskrll 1471.1Sskrll#define MASTER_PCIE_NORTH 0 1481.1Sskrll#define MASTER_PCIE_SOUTH 1 1491.1Sskrll#define SLAVE_ANOC_PCIE_GEM_NOC 2 1501.1Sskrll 1511.1Sskrll#define MASTER_PCIE_3 0 1521.1Sskrll#define MASTER_PCIE_4 1 1531.1Sskrll#define MASTER_PCIE_5 2 1541.1Sskrll#define SLAVE_PCIE_NORTH 3 1551.1Sskrll 1561.1Sskrll#define MASTER_PCIE_0 0 1571.1Sskrll#define MASTER_PCIE_1 1 1581.1Sskrll#define MASTER_PCIE_2 2 1591.1Sskrll#define MASTER_PCIE_6A 3 1601.1Sskrll#define MASTER_PCIE_6B 4 1611.1Sskrll#define SLAVE_PCIE_SOUTH 5 1621.1Sskrll 1631.1Sskrll#define MASTER_A1NOC_SNOC 0 1641.1Sskrll#define MASTER_A2NOC_SNOC 1 1651.1Sskrll#define MASTER_GIC1 2 1661.1Sskrll#define MASTER_USB_NOC_SNOC 3 1671.1Sskrll#define SLAVE_SNOC_GEM_NOC_SF 4 1681.1Sskrll 1691.1Sskrll#define MASTER_AGGRE_USB_NORTH 0 1701.1Sskrll#define MASTER_AGGRE_USB_SOUTH 1 1711.1Sskrll#define SLAVE_USB_NOC_SNOC 2 1721.1Sskrll 1731.1Sskrll#define MASTER_USB2 0 1741.1Sskrll#define MASTER_USB3_MP 1 1751.1Sskrll#define SLAVE_AGGRE_USB_NORTH 2 1761.1Sskrll 1771.1Sskrll#define MASTER_USB3_0 0 1781.1Sskrll#define MASTER_USB3_1 1 1791.1Sskrll#define MASTER_USB3_2 2 1801.1Sskrll#define MASTER_USB4_0 3 1811.1Sskrll#define MASTER_USB4_1 4 1821.1Sskrll#define MASTER_USB4_2 5 1831.1Sskrll#define SLAVE_AGGRE_USB_SOUTH 6 1841.1Sskrll 1851.1Sskrll#endif 186