Home | History | Annotate | Line # | Download | only in pinctrl
      1  1.1  jmcneill /*	$NetBSD: pads-imx8qm.h,v 1.1.1.1 2019/05/25 11:29:13 jmcneill Exp $	*/
      2  1.1  jmcneill 
      3  1.1  jmcneill /* SPDX-License-Identifier: GPL-2.0+ */
      4  1.1  jmcneill /*
      5  1.1  jmcneill  * Copyright (C) 2016 Freescale Semiconductor, Inc.
      6  1.1  jmcneill  * Copyright 2017~2018 NXP
      7  1.1  jmcneill  */
      8  1.1  jmcneill 
      9  1.1  jmcneill #ifndef _IMX8QM_PADS_H
     10  1.1  jmcneill #define _IMX8QM_PADS_H
     11  1.1  jmcneill 
     12  1.1  jmcneill /* pin id */
     13  1.1  jmcneill #define IMX8QM_SIM0_CLK					0
     14  1.1  jmcneill #define IMX8QM_SIM0_RST					1
     15  1.1  jmcneill #define IMX8QM_SIM0_IO					2
     16  1.1  jmcneill #define IMX8QM_SIM0_PD					3
     17  1.1  jmcneill #define IMX8QM_SIM0_POWER_EN				4
     18  1.1  jmcneill #define IMX8QM_SIM0_GPIO0_00				5
     19  1.1  jmcneill #define IMX8QM_COMP_CTL_GPIO_1V8_3V3_SIM		6
     20  1.1  jmcneill #define IMX8QM_M40_I2C0_SCL				7
     21  1.1  jmcneill #define IMX8QM_M40_I2C0_SDA				8
     22  1.1  jmcneill #define IMX8QM_M40_GPIO0_00				9
     23  1.1  jmcneill #define IMX8QM_M40_GPIO0_01				10
     24  1.1  jmcneill #define IMX8QM_M41_I2C0_SCL				11
     25  1.1  jmcneill #define IMX8QM_M41_I2C0_SDA				12
     26  1.1  jmcneill #define IMX8QM_M41_GPIO0_00				13
     27  1.1  jmcneill #define IMX8QM_M41_GPIO0_01				14
     28  1.1  jmcneill #define IMX8QM_GPT0_CLK					15
     29  1.1  jmcneill #define IMX8QM_GPT0_CAPTURE				16
     30  1.1  jmcneill #define IMX8QM_GPT0_COMPARE				17
     31  1.1  jmcneill #define IMX8QM_GPT1_CLK					18
     32  1.1  jmcneill #define IMX8QM_GPT1_CAPTURE				19
     33  1.1  jmcneill #define IMX8QM_GPT1_COMPARE				20
     34  1.1  jmcneill #define IMX8QM_UART0_RX					21
     35  1.1  jmcneill #define IMX8QM_UART0_TX					22
     36  1.1  jmcneill #define IMX8QM_UART0_RTS_B				23
     37  1.1  jmcneill #define IMX8QM_UART0_CTS_B				24
     38  1.1  jmcneill #define IMX8QM_UART1_TX					25
     39  1.1  jmcneill #define IMX8QM_UART1_RX					26
     40  1.1  jmcneill #define IMX8QM_UART1_RTS_B				27
     41  1.1  jmcneill #define IMX8QM_UART1_CTS_B				28
     42  1.1  jmcneill #define IMX8QM_COMP_CTL_GPIO_1V8_3V3_GPIOLH		29
     43  1.1  jmcneill #define IMX8QM_SCU_PMIC_MEMC_ON				30
     44  1.1  jmcneill #define IMX8QM_SCU_WDOG_OUT				31
     45  1.1  jmcneill #define IMX8QM_PMIC_I2C_SDA				32
     46  1.1  jmcneill #define IMX8QM_PMIC_I2C_SCL				33
     47  1.1  jmcneill #define IMX8QM_PMIC_EARLY_WARNING			34
     48  1.1  jmcneill #define IMX8QM_PMIC_INT_B				35
     49  1.1  jmcneill #define IMX8QM_SCU_GPIO0_00				36
     50  1.1  jmcneill #define IMX8QM_SCU_GPIO0_01				37
     51  1.1  jmcneill #define IMX8QM_SCU_GPIO0_02				38
     52  1.1  jmcneill #define IMX8QM_SCU_GPIO0_03				39
     53  1.1  jmcneill #define IMX8QM_SCU_GPIO0_04				40
     54  1.1  jmcneill #define IMX8QM_SCU_GPIO0_05				41
     55  1.1  jmcneill #define IMX8QM_SCU_GPIO0_06				42
     56  1.1  jmcneill #define IMX8QM_SCU_GPIO0_07				43
     57  1.1  jmcneill #define IMX8QM_SCU_BOOT_MODE0				44
     58  1.1  jmcneill #define IMX8QM_SCU_BOOT_MODE1				45
     59  1.1  jmcneill #define IMX8QM_SCU_BOOT_MODE2				46
     60  1.1  jmcneill #define IMX8QM_SCU_BOOT_MODE3				47
     61  1.1  jmcneill #define IMX8QM_SCU_BOOT_MODE4				48
     62  1.1  jmcneill #define IMX8QM_SCU_BOOT_MODE5				49
     63  1.1  jmcneill #define IMX8QM_LVDS0_GPIO00				50
     64  1.1  jmcneill #define IMX8QM_LVDS0_GPIO01				51
     65  1.1  jmcneill #define IMX8QM_LVDS0_I2C0_SCL				52
     66  1.1  jmcneill #define IMX8QM_LVDS0_I2C0_SDA				53
     67  1.1  jmcneill #define IMX8QM_LVDS0_I2C1_SCL				54
     68  1.1  jmcneill #define IMX8QM_LVDS0_I2C1_SDA				55
     69  1.1  jmcneill #define IMX8QM_LVDS1_GPIO00				56
     70  1.1  jmcneill #define IMX8QM_LVDS1_GPIO01				57
     71  1.1  jmcneill #define IMX8QM_LVDS1_I2C0_SCL				58
     72  1.1  jmcneill #define IMX8QM_LVDS1_I2C0_SDA				59
     73  1.1  jmcneill #define IMX8QM_LVDS1_I2C1_SCL				60
     74  1.1  jmcneill #define IMX8QM_LVDS1_I2C1_SDA				61
     75  1.1  jmcneill #define IMX8QM_COMP_CTL_GPIO_1V8_3V3_LVDSGPIO		62
     76  1.1  jmcneill #define IMX8QM_MIPI_DSI0_I2C0_SCL			63
     77  1.1  jmcneill #define IMX8QM_MIPI_DSI0_I2C0_SDA			64
     78  1.1  jmcneill #define IMX8QM_MIPI_DSI0_GPIO0_00			65
     79  1.1  jmcneill #define IMX8QM_MIPI_DSI0_GPIO0_01			66
     80  1.1  jmcneill #define IMX8QM_MIPI_DSI1_I2C0_SCL			67
     81  1.1  jmcneill #define IMX8QM_MIPI_DSI1_I2C0_SDA			68
     82  1.1  jmcneill #define IMX8QM_MIPI_DSI1_GPIO0_00			69
     83  1.1  jmcneill #define IMX8QM_MIPI_DSI1_GPIO0_01			70
     84  1.1  jmcneill #define IMX8QM_COMP_CTL_GPIO_1V8_3V3_MIPIDSIGPIO	71
     85  1.1  jmcneill #define IMX8QM_MIPI_CSI0_MCLK_OUT			72
     86  1.1  jmcneill #define IMX8QM_MIPI_CSI0_I2C0_SCL			73
     87  1.1  jmcneill #define IMX8QM_MIPI_CSI0_I2C0_SDA			74
     88  1.1  jmcneill #define IMX8QM_MIPI_CSI0_GPIO0_00			75
     89  1.1  jmcneill #define IMX8QM_MIPI_CSI0_GPIO0_01			76
     90  1.1  jmcneill #define IMX8QM_MIPI_CSI1_MCLK_OUT			77
     91  1.1  jmcneill #define IMX8QM_MIPI_CSI1_GPIO0_00			78
     92  1.1  jmcneill #define IMX8QM_MIPI_CSI1_GPIO0_01			79
     93  1.1  jmcneill #define IMX8QM_MIPI_CSI1_I2C0_SCL			80
     94  1.1  jmcneill #define IMX8QM_MIPI_CSI1_I2C0_SDA			81
     95  1.1  jmcneill #define IMX8QM_HDMI_TX0_TS_SCL				82
     96  1.1  jmcneill #define IMX8QM_HDMI_TX0_TS_SDA				83
     97  1.1  jmcneill #define IMX8QM_COMP_CTL_GPIO_3V3_HDMIGPIO		84
     98  1.1  jmcneill #define IMX8QM_ESAI1_FSR				85
     99  1.1  jmcneill #define IMX8QM_ESAI1_FST				86
    100  1.1  jmcneill #define IMX8QM_ESAI1_SCKR				87
    101  1.1  jmcneill #define IMX8QM_ESAI1_SCKT				88
    102  1.1  jmcneill #define IMX8QM_ESAI1_TX0				89
    103  1.1  jmcneill #define IMX8QM_ESAI1_TX1				90
    104  1.1  jmcneill #define IMX8QM_ESAI1_TX2_RX3				91
    105  1.1  jmcneill #define IMX8QM_ESAI1_TX3_RX2				92
    106  1.1  jmcneill #define IMX8QM_ESAI1_TX4_RX1				93
    107  1.1  jmcneill #define IMX8QM_ESAI1_TX5_RX0				94
    108  1.1  jmcneill #define IMX8QM_SPDIF0_RX				95
    109  1.1  jmcneill #define IMX8QM_SPDIF0_TX				96
    110  1.1  jmcneill #define IMX8QM_SPDIF0_EXT_CLK				97
    111  1.1  jmcneill #define IMX8QM_SPI3_SCK					98
    112  1.1  jmcneill #define IMX8QM_SPI3_SDO					99
    113  1.1  jmcneill #define IMX8QM_SPI3_SDI					100
    114  1.1  jmcneill #define IMX8QM_SPI3_CS0					101
    115  1.1  jmcneill #define IMX8QM_SPI3_CS1					102
    116  1.1  jmcneill #define IMX8QM_COMP_CTL_GPIO_1V8_3V3_GPIORHB		103
    117  1.1  jmcneill #define IMX8QM_ESAI0_FSR				104
    118  1.1  jmcneill #define IMX8QM_ESAI0_FST				105
    119  1.1  jmcneill #define IMX8QM_ESAI0_SCKR				106
    120  1.1  jmcneill #define IMX8QM_ESAI0_SCKT				107
    121  1.1  jmcneill #define IMX8QM_ESAI0_TX0				108
    122  1.1  jmcneill #define IMX8QM_ESAI0_TX1				109
    123  1.1  jmcneill #define IMX8QM_ESAI0_TX2_RX3				110
    124  1.1  jmcneill #define IMX8QM_ESAI0_TX3_RX2				111
    125  1.1  jmcneill #define IMX8QM_ESAI0_TX4_RX1				112
    126  1.1  jmcneill #define IMX8QM_ESAI0_TX5_RX0				113
    127  1.1  jmcneill #define IMX8QM_MCLK_IN0					114
    128  1.1  jmcneill #define IMX8QM_MCLK_OUT0				115
    129  1.1  jmcneill #define IMX8QM_COMP_CTL_GPIO_1V8_3V3_GPIORHC		116
    130  1.1  jmcneill #define IMX8QM_SPI0_SCK					117
    131  1.1  jmcneill #define IMX8QM_SPI0_SDO					118
    132  1.1  jmcneill #define IMX8QM_SPI0_SDI					119
    133  1.1  jmcneill #define IMX8QM_SPI0_CS0					120
    134  1.1  jmcneill #define IMX8QM_SPI0_CS1					121
    135  1.1  jmcneill #define IMX8QM_SPI2_SCK					122
    136  1.1  jmcneill #define IMX8QM_SPI2_SDO					123
    137  1.1  jmcneill #define IMX8QM_SPI2_SDI					124
    138  1.1  jmcneill #define IMX8QM_SPI2_CS0					125
    139  1.1  jmcneill #define IMX8QM_SPI2_CS1					126
    140  1.1  jmcneill #define IMX8QM_SAI1_RXC					127
    141  1.1  jmcneill #define IMX8QM_SAI1_RXD					128
    142  1.1  jmcneill #define IMX8QM_SAI1_RXFS				129
    143  1.1  jmcneill #define IMX8QM_SAI1_TXC					130
    144  1.1  jmcneill #define IMX8QM_SAI1_TXD					131
    145  1.1  jmcneill #define IMX8QM_SAI1_TXFS				132
    146  1.1  jmcneill #define IMX8QM_COMP_CTL_GPIO_1V8_3V3_GPIORHT		133
    147  1.1  jmcneill #define IMX8QM_ADC_IN7					134
    148  1.1  jmcneill #define IMX8QM_ADC_IN6					135
    149  1.1  jmcneill #define IMX8QM_ADC_IN5					136
    150  1.1  jmcneill #define IMX8QM_ADC_IN4					137
    151  1.1  jmcneill #define IMX8QM_ADC_IN3					138
    152  1.1  jmcneill #define IMX8QM_ADC_IN2					139
    153  1.1  jmcneill #define IMX8QM_ADC_IN1					140
    154  1.1  jmcneill #define IMX8QM_ADC_IN0					141
    155  1.1  jmcneill #define IMX8QM_MLB_SIG					142
    156  1.1  jmcneill #define IMX8QM_MLB_CLK					143
    157  1.1  jmcneill #define IMX8QM_MLB_DATA					144
    158  1.1  jmcneill #define IMX8QM_COMP_CTL_GPIO_1V8_3V3_GPIOLHT		145
    159  1.1  jmcneill #define IMX8QM_FLEXCAN0_RX				146
    160  1.1  jmcneill #define IMX8QM_FLEXCAN0_TX				147
    161  1.1  jmcneill #define IMX8QM_FLEXCAN1_RX				148
    162  1.1  jmcneill #define IMX8QM_FLEXCAN1_TX				149
    163  1.1  jmcneill #define IMX8QM_FLEXCAN2_RX				150
    164  1.1  jmcneill #define IMX8QM_FLEXCAN2_TX				151
    165  1.1  jmcneill #define IMX8QM_COMP_CTL_GPIO_1V8_3V3_GPIOTHR		152
    166  1.1  jmcneill #define IMX8QM_USB_SS3_TC0				153
    167  1.1  jmcneill #define IMX8QM_USB_SS3_TC1				154
    168  1.1  jmcneill #define IMX8QM_USB_SS3_TC2				155
    169  1.1  jmcneill #define IMX8QM_USB_SS3_TC3				156
    170  1.1  jmcneill #define IMX8QM_COMP_CTL_GPIO_3V3_USB3IO			157
    171  1.1  jmcneill #define IMX8QM_USDHC1_RESET_B				158
    172  1.1  jmcneill #define IMX8QM_USDHC1_VSELECT				159
    173  1.1  jmcneill #define IMX8QM_USDHC2_RESET_B				160
    174  1.1  jmcneill #define IMX8QM_USDHC2_VSELECT				161
    175  1.1  jmcneill #define IMX8QM_USDHC2_WP				162
    176  1.1  jmcneill #define IMX8QM_USDHC2_CD_B				163
    177  1.1  jmcneill #define IMX8QM_COMP_CTL_GPIO_1V8_3V3_VSELSEP		164
    178  1.1  jmcneill #define IMX8QM_ENET0_MDIO				165
    179  1.1  jmcneill #define IMX8QM_ENET0_MDC				166
    180  1.1  jmcneill #define IMX8QM_ENET0_REFCLK_125M_25M			167
    181  1.1  jmcneill #define IMX8QM_ENET1_REFCLK_125M_25M			168
    182  1.1  jmcneill #define IMX8QM_ENET1_MDIO				169
    183  1.1  jmcneill #define IMX8QM_ENET1_MDC				170
    184  1.1  jmcneill #define IMX8QM_COMP_CTL_GPIO_1V8_3V3_GPIOCT		171
    185  1.1  jmcneill #define IMX8QM_QSPI1A_SS0_B				172
    186  1.1  jmcneill #define IMX8QM_QSPI1A_SS1_B				173
    187  1.1  jmcneill #define IMX8QM_QSPI1A_SCLK				174
    188  1.1  jmcneill #define IMX8QM_QSPI1A_DQS				175
    189  1.1  jmcneill #define IMX8QM_QSPI1A_DATA3				176
    190  1.1  jmcneill #define IMX8QM_QSPI1A_DATA2				177
    191  1.1  jmcneill #define IMX8QM_QSPI1A_DATA1				178
    192  1.1  jmcneill #define IMX8QM_QSPI1A_DATA0				179
    193  1.1  jmcneill #define IMX8QM_COMP_CTL_GPIO_1V8_3V3_QSPI1		180
    194  1.1  jmcneill #define IMX8QM_QSPI0A_DATA0				181
    195  1.1  jmcneill #define IMX8QM_QSPI0A_DATA1				182
    196  1.1  jmcneill #define IMX8QM_QSPI0A_DATA2				183
    197  1.1  jmcneill #define IMX8QM_QSPI0A_DATA3				184
    198  1.1  jmcneill #define IMX8QM_QSPI0A_DQS				185
    199  1.1  jmcneill #define IMX8QM_QSPI0A_SS0_B				186
    200  1.1  jmcneill #define IMX8QM_QSPI0A_SS1_B				187
    201  1.1  jmcneill #define IMX8QM_QSPI0A_SCLK				188
    202  1.1  jmcneill #define IMX8QM_QSPI0B_SCLK				189
    203  1.1  jmcneill #define IMX8QM_QSPI0B_DATA0				190
    204  1.1  jmcneill #define IMX8QM_QSPI0B_DATA1				191
    205  1.1  jmcneill #define IMX8QM_QSPI0B_DATA2				192
    206  1.1  jmcneill #define IMX8QM_QSPI0B_DATA3				193
    207  1.1  jmcneill #define IMX8QM_QSPI0B_DQS				194
    208  1.1  jmcneill #define IMX8QM_QSPI0B_SS0_B				195
    209  1.1  jmcneill #define IMX8QM_QSPI0B_SS1_B				196
    210  1.1  jmcneill #define IMX8QM_COMP_CTL_GPIO_1V8_3V3_QSPI0		197
    211  1.1  jmcneill #define IMX8QM_PCIE_CTRL0_CLKREQ_B			198
    212  1.1  jmcneill #define IMX8QM_PCIE_CTRL0_WAKE_B			199
    213  1.1  jmcneill #define IMX8QM_PCIE_CTRL0_PERST_B			200
    214  1.1  jmcneill #define IMX8QM_PCIE_CTRL1_CLKREQ_B			201
    215  1.1  jmcneill #define IMX8QM_PCIE_CTRL1_WAKE_B			202
    216  1.1  jmcneill #define IMX8QM_PCIE_CTRL1_PERST_B			203
    217  1.1  jmcneill #define IMX8QM_COMP_CTL_GPIO_1V8_3V3_PCIESEP		204
    218  1.1  jmcneill #define IMX8QM_USB_HSIC0_DATA				205
    219  1.1  jmcneill #define IMX8QM_USB_HSIC0_STROBE				206
    220  1.1  jmcneill #define IMX8QM_CALIBRATION_0_HSIC			207
    221  1.1  jmcneill #define IMX8QM_CALIBRATION_1_HSIC			208
    222  1.1  jmcneill #define IMX8QM_EMMC0_CLK				209
    223  1.1  jmcneill #define IMX8QM_EMMC0_CMD				210
    224  1.1  jmcneill #define IMX8QM_EMMC0_DATA0				211
    225  1.1  jmcneill #define IMX8QM_EMMC0_DATA1				212
    226  1.1  jmcneill #define IMX8QM_EMMC0_DATA2				213
    227  1.1  jmcneill #define IMX8QM_EMMC0_DATA3				214
    228  1.1  jmcneill #define IMX8QM_EMMC0_DATA4				215
    229  1.1  jmcneill #define IMX8QM_EMMC0_DATA5				216
    230  1.1  jmcneill #define IMX8QM_EMMC0_DATA6				217
    231  1.1  jmcneill #define IMX8QM_EMMC0_DATA7				218
    232  1.1  jmcneill #define IMX8QM_EMMC0_STROBE				219
    233  1.1  jmcneill #define IMX8QM_EMMC0_RESET_B				220
    234  1.1  jmcneill #define IMX8QM_COMP_CTL_GPIO_1V8_3V3_SD1FIX		221
    235  1.1  jmcneill #define IMX8QM_USDHC1_CLK				222
    236  1.1  jmcneill #define IMX8QM_USDHC1_CMD				223
    237  1.1  jmcneill #define IMX8QM_USDHC1_DATA0				224
    238  1.1  jmcneill #define IMX8QM_USDHC1_DATA1				225
    239  1.1  jmcneill #define IMX8QM_CTL_NAND_RE_P_N				226
    240  1.1  jmcneill #define IMX8QM_USDHC1_DATA2				227
    241  1.1  jmcneill #define IMX8QM_USDHC1_DATA3				228
    242  1.1  jmcneill #define IMX8QM_CTL_NAND_DQS_P_N				229
    243  1.1  jmcneill #define IMX8QM_USDHC1_DATA4				230
    244  1.1  jmcneill #define IMX8QM_USDHC1_DATA5				231
    245  1.1  jmcneill #define IMX8QM_USDHC1_DATA6				232
    246  1.1  jmcneill #define IMX8QM_USDHC1_DATA7				233
    247  1.1  jmcneill #define IMX8QM_USDHC1_STROBE				234
    248  1.1  jmcneill #define IMX8QM_COMP_CTL_GPIO_1V8_3V3_VSEL2		235
    249  1.1  jmcneill #define IMX8QM_USDHC2_CLK				236
    250  1.1  jmcneill #define IMX8QM_USDHC2_CMD				237
    251  1.1  jmcneill #define IMX8QM_USDHC2_DATA0				238
    252  1.1  jmcneill #define IMX8QM_USDHC2_DATA1				239
    253  1.1  jmcneill #define IMX8QM_USDHC2_DATA2				240
    254  1.1  jmcneill #define IMX8QM_USDHC2_DATA3				241
    255  1.1  jmcneill #define IMX8QM_COMP_CTL_GPIO_1V8_3V3_VSEL3		242
    256  1.1  jmcneill #define IMX8QM_ENET0_RGMII_TXC				243
    257  1.1  jmcneill #define IMX8QM_ENET0_RGMII_TX_CTL			244
    258  1.1  jmcneill #define IMX8QM_ENET0_RGMII_TXD0				245
    259  1.1  jmcneill #define IMX8QM_ENET0_RGMII_TXD1				246
    260  1.1  jmcneill #define IMX8QM_ENET0_RGMII_TXD2				247
    261  1.1  jmcneill #define IMX8QM_ENET0_RGMII_TXD3				248
    262  1.1  jmcneill #define IMX8QM_ENET0_RGMII_RXC				249
    263  1.1  jmcneill #define IMX8QM_ENET0_RGMII_RX_CTL			250
    264  1.1  jmcneill #define IMX8QM_ENET0_RGMII_RXD0				251
    265  1.1  jmcneill #define IMX8QM_ENET0_RGMII_RXD1				252
    266  1.1  jmcneill #define IMX8QM_ENET0_RGMII_RXD2				253
    267  1.1  jmcneill #define IMX8QM_ENET0_RGMII_RXD3				254
    268  1.1  jmcneill #define IMX8QM_COMP_CTL_GPIO_1V8_3V3_ENET_ENETB		255
    269  1.1  jmcneill #define IMX8QM_ENET1_RGMII_TXC				256
    270  1.1  jmcneill #define IMX8QM_ENET1_RGMII_TX_CTL			257
    271  1.1  jmcneill #define IMX8QM_ENET1_RGMII_TXD0				258
    272  1.1  jmcneill #define IMX8QM_ENET1_RGMII_TXD1				259
    273  1.1  jmcneill #define IMX8QM_ENET1_RGMII_TXD2				260
    274  1.1  jmcneill #define IMX8QM_ENET1_RGMII_TXD3				261
    275  1.1  jmcneill #define IMX8QM_ENET1_RGMII_RXC				262
    276  1.1  jmcneill #define IMX8QM_ENET1_RGMII_RX_CTL			263
    277  1.1  jmcneill #define IMX8QM_ENET1_RGMII_RXD0				264
    278  1.1  jmcneill #define IMX8QM_ENET1_RGMII_RXD1				265
    279  1.1  jmcneill #define IMX8QM_ENET1_RGMII_RXD2				266
    280  1.1  jmcneill #define IMX8QM_ENET1_RGMII_RXD3				267
    281  1.1  jmcneill #define IMX8QM_COMP_CTL_GPIO_1V8_3V3_ENET_ENETA		268
    282  1.1  jmcneill 
    283  1.1  jmcneill /*
    284  1.1  jmcneill  * format: <pin_id mux_mode>
    285  1.1  jmcneill  */
    286  1.1  jmcneill #define IMX8QM_SIM0_CLK_DMA_SIM0_CLK				IMX8QM_SIM0_CLK			0
    287  1.1  jmcneill #define IMX8QM_SIM0_CLK_LSIO_GPIO0_IO00				IMX8QM_SIM0_CLK			3
    288  1.1  jmcneill #define IMX8QM_SIM0_RST_DMA_SIM0_RST				IMX8QM_SIM0_RST			0
    289  1.1  jmcneill #define IMX8QM_SIM0_RST_LSIO_GPIO0_IO01				IMX8QM_SIM0_RST			3
    290  1.1  jmcneill #define IMX8QM_SIM0_IO_DMA_SIM0_IO				IMX8QM_SIM0_IO			0
    291  1.1  jmcneill #define IMX8QM_SIM0_IO_LSIO_GPIO0_IO02				IMX8QM_SIM0_IO			3
    292  1.1  jmcneill #define IMX8QM_SIM0_PD_DMA_SIM0_PD				IMX8QM_SIM0_PD			0
    293  1.1  jmcneill #define IMX8QM_SIM0_PD_DMA_I2C3_SCL				IMX8QM_SIM0_PD			1
    294  1.1  jmcneill #define IMX8QM_SIM0_PD_LSIO_GPIO0_IO03				IMX8QM_SIM0_PD			3
    295  1.1  jmcneill #define IMX8QM_SIM0_POWER_EN_DMA_SIM0_POWER_EN			IMX8QM_SIM0_POWER_EN		0
    296  1.1  jmcneill #define IMX8QM_SIM0_POWER_EN_DMA_I2C3_SDA			IMX8QM_SIM0_POWER_EN		1
    297  1.1  jmcneill #define IMX8QM_SIM0_POWER_EN_LSIO_GPIO0_IO04			IMX8QM_SIM0_POWER_EN		3
    298  1.1  jmcneill #define IMX8QM_SIM0_GPIO0_00_DMA_SIM0_POWER_EN			IMX8QM_SIM0_GPIO0_00		0
    299  1.1  jmcneill #define IMX8QM_SIM0_GPIO0_00_LSIO_GPIO0_IO05			IMX8QM_SIM0_GPIO0_00		3
    300  1.1  jmcneill #define IMX8QM_M40_I2C0_SCL_M40_I2C0_SCL			IMX8QM_M40_I2C0_SCL		0
    301  1.1  jmcneill #define IMX8QM_M40_I2C0_SCL_M40_UART0_RX			IMX8QM_M40_I2C0_SCL		1
    302  1.1  jmcneill #define IMX8QM_M40_I2C0_SCL_M40_GPIO0_IO02			IMX8QM_M40_I2C0_SCL		2
    303  1.1  jmcneill #define IMX8QM_M40_I2C0_SCL_LSIO_GPIO0_IO06			IMX8QM_M40_I2C0_SCL		3
    304  1.1  jmcneill #define IMX8QM_M40_I2C0_SDA_M40_I2C0_SDA			IMX8QM_M40_I2C0_SDA		0
    305  1.1  jmcneill #define IMX8QM_M40_I2C0_SDA_M40_UART0_TX			IMX8QM_M40_I2C0_SDA		1
    306  1.1  jmcneill #define IMX8QM_M40_I2C0_SDA_M40_GPIO0_IO03			IMX8QM_M40_I2C0_SDA		2
    307  1.1  jmcneill #define IMX8QM_M40_I2C0_SDA_LSIO_GPIO0_IO07			IMX8QM_M40_I2C0_SDA		3
    308  1.1  jmcneill #define IMX8QM_M40_GPIO0_00_M40_GPIO0_IO00			IMX8QM_M40_GPIO0_00		0
    309  1.1  jmcneill #define IMX8QM_M40_GPIO0_00_M40_TPM0_CH0			IMX8QM_M40_GPIO0_00		1
    310  1.1  jmcneill #define IMX8QM_M40_GPIO0_00_DMA_UART4_RX			IMX8QM_M40_GPIO0_00		2
    311  1.1  jmcneill #define IMX8QM_M40_GPIO0_00_LSIO_GPIO0_IO08			IMX8QM_M40_GPIO0_00		3
    312  1.1  jmcneill #define IMX8QM_M40_GPIO0_01_M40_GPIO0_IO01			IMX8QM_M40_GPIO0_01		0
    313  1.1  jmcneill #define IMX8QM_M40_GPIO0_01_M40_TPM0_CH1			IMX8QM_M40_GPIO0_01		1
    314  1.1  jmcneill #define IMX8QM_M40_GPIO0_01_DMA_UART4_TX			IMX8QM_M40_GPIO0_01		2
    315  1.1  jmcneill #define IMX8QM_M40_GPIO0_01_LSIO_GPIO0_IO09			IMX8QM_M40_GPIO0_01		3
    316  1.1  jmcneill #define IMX8QM_M41_I2C0_SCL_M41_I2C0_SCL			IMX8QM_M41_I2C0_SCL		0
    317  1.1  jmcneill #define IMX8QM_M41_I2C0_SCL_M41_UART0_RX			IMX8QM_M41_I2C0_SCL		1
    318  1.1  jmcneill #define IMX8QM_M41_I2C0_SCL_M41_GPIO0_IO02			IMX8QM_M41_I2C0_SCL		2
    319  1.1  jmcneill #define IMX8QM_M41_I2C0_SCL_LSIO_GPIO0_IO10			IMX8QM_M41_I2C0_SCL		3
    320  1.1  jmcneill #define IMX8QM_M41_I2C0_SDA_M41_I2C0_SDA			IMX8QM_M41_I2C0_SDA		0
    321  1.1  jmcneill #define IMX8QM_M41_I2C0_SDA_M41_UART0_TX			IMX8QM_M41_I2C0_SDA		1
    322  1.1  jmcneill #define IMX8QM_M41_I2C0_SDA_M41_GPIO0_IO03			IMX8QM_M41_I2C0_SDA		2
    323  1.1  jmcneill #define IMX8QM_M41_I2C0_SDA_LSIO_GPIO0_IO11			IMX8QM_M41_I2C0_SDA		3
    324  1.1  jmcneill #define IMX8QM_M41_GPIO0_00_M41_GPIO0_IO00			IMX8QM_M41_GPIO0_00		0
    325  1.1  jmcneill #define IMX8QM_M41_GPIO0_00_M41_TPM0_CH0			IMX8QM_M41_GPIO0_00		1
    326  1.1  jmcneill #define IMX8QM_M41_GPIO0_00_DMA_UART3_RX			IMX8QM_M41_GPIO0_00		2
    327  1.1  jmcneill #define IMX8QM_M41_GPIO0_00_LSIO_GPIO0_IO12			IMX8QM_M41_GPIO0_00		3
    328  1.1  jmcneill #define IMX8QM_M41_GPIO0_01_M41_GPIO0_IO01			IMX8QM_M41_GPIO0_01		0
    329  1.1  jmcneill #define IMX8QM_M41_GPIO0_01_M41_TPM0_CH1			IMX8QM_M41_GPIO0_01		1
    330  1.1  jmcneill #define IMX8QM_M41_GPIO0_01_DMA_UART3_TX			IMX8QM_M41_GPIO0_01		2
    331  1.1  jmcneill #define IMX8QM_M41_GPIO0_01_LSIO_GPIO0_IO13			IMX8QM_M41_GPIO0_01		3
    332  1.1  jmcneill #define IMX8QM_GPT0_CLK_LSIO_GPT0_CLK				IMX8QM_GPT0_CLK			0
    333  1.1  jmcneill #define IMX8QM_GPT0_CLK_DMA_I2C1_SCL				IMX8QM_GPT0_CLK			1
    334  1.1  jmcneill #define IMX8QM_GPT0_CLK_LSIO_KPP0_COL4				IMX8QM_GPT0_CLK			2
    335  1.1  jmcneill #define IMX8QM_GPT0_CLK_LSIO_GPIO0_IO14				IMX8QM_GPT0_CLK			3
    336  1.1  jmcneill #define IMX8QM_GPT0_CAPTURE_LSIO_GPT0_CAPTURE			IMX8QM_GPT0_CAPTURE		0
    337  1.1  jmcneill #define IMX8QM_GPT0_CAPTURE_DMA_I2C1_SDA			IMX8QM_GPT0_CAPTURE		1
    338  1.1  jmcneill #define IMX8QM_GPT0_CAPTURE_LSIO_KPP0_COL5			IMX8QM_GPT0_CAPTURE		2
    339  1.1  jmcneill #define IMX8QM_GPT0_CAPTURE_LSIO_GPIO0_IO15			IMX8QM_GPT0_CAPTURE		3
    340  1.1  jmcneill #define IMX8QM_GPT0_COMPARE_LSIO_GPT0_COMPARE			IMX8QM_GPT0_COMPARE		0
    341  1.1  jmcneill #define IMX8QM_GPT0_COMPARE_LSIO_PWM3_OUT			IMX8QM_GPT0_COMPARE		1
    342  1.1  jmcneill #define IMX8QM_GPT0_COMPARE_LSIO_KPP0_COL6			IMX8QM_GPT0_COMPARE		2
    343  1.1  jmcneill #define IMX8QM_GPT0_COMPARE_LSIO_GPIO0_IO16			IMX8QM_GPT0_COMPARE		3
    344  1.1  jmcneill #define IMX8QM_GPT1_CLK_LSIO_GPT1_CLK				IMX8QM_GPT1_CLK			0
    345  1.1  jmcneill #define IMX8QM_GPT1_CLK_DMA_I2C2_SCL				IMX8QM_GPT1_CLK			1
    346  1.1  jmcneill #define IMX8QM_GPT1_CLK_LSIO_KPP0_COL7				IMX8QM_GPT1_CLK			2
    347  1.1  jmcneill #define IMX8QM_GPT1_CLK_LSIO_GPIO0_IO17				IMX8QM_GPT1_CLK			3
    348  1.1  jmcneill #define IMX8QM_GPT1_CAPTURE_LSIO_GPT1_CAPTURE			IMX8QM_GPT1_CAPTURE		0
    349  1.1  jmcneill #define IMX8QM_GPT1_CAPTURE_DMA_I2C2_SDA			IMX8QM_GPT1_CAPTURE		1
    350  1.1  jmcneill #define IMX8QM_GPT1_CAPTURE_LSIO_KPP0_ROW4			IMX8QM_GPT1_CAPTURE		2
    351  1.1  jmcneill #define IMX8QM_GPT1_CAPTURE_LSIO_GPIO0_IO18			IMX8QM_GPT1_CAPTURE		3
    352  1.1  jmcneill #define IMX8QM_GPT1_COMPARE_LSIO_GPT1_COMPARE			IMX8QM_GPT1_COMPARE		0
    353  1.1  jmcneill #define IMX8QM_GPT1_COMPARE_LSIO_PWM2_OUT			IMX8QM_GPT1_COMPARE		1
    354  1.1  jmcneill #define IMX8QM_GPT1_COMPARE_LSIO_KPP0_ROW5			IMX8QM_GPT1_COMPARE		2
    355  1.1  jmcneill #define IMX8QM_GPT1_COMPARE_LSIO_GPIO0_IO19			IMX8QM_GPT1_COMPARE		3
    356  1.1  jmcneill #define IMX8QM_UART0_RX_DMA_UART0_RX				IMX8QM_UART0_RX			0
    357  1.1  jmcneill #define IMX8QM_UART0_RX_SCU_UART0_RX				IMX8QM_UART0_RX			1
    358  1.1  jmcneill #define IMX8QM_UART0_RX_LSIO_GPIO0_IO20				IMX8QM_UART0_RX			3
    359  1.1  jmcneill #define IMX8QM_UART0_TX_DMA_UART0_TX				IMX8QM_UART0_TX			0
    360  1.1  jmcneill #define IMX8QM_UART0_TX_SCU_UART0_TX				IMX8QM_UART0_TX			1
    361  1.1  jmcneill #define IMX8QM_UART0_TX_LSIO_GPIO0_IO21				IMX8QM_UART0_TX			3
    362  1.1  jmcneill #define IMX8QM_UART0_RTS_B_DMA_UART0_RTS_B			IMX8QM_UART0_RTS_B		0
    363  1.1  jmcneill #define IMX8QM_UART0_RTS_B_LSIO_PWM0_OUT			IMX8QM_UART0_RTS_B		1
    364  1.1  jmcneill #define IMX8QM_UART0_RTS_B_DMA_UART2_RX				IMX8QM_UART0_RTS_B		2
    365  1.1  jmcneill #define IMX8QM_UART0_RTS_B_LSIO_GPIO0_IO22			IMX8QM_UART0_RTS_B		3
    366  1.1  jmcneill #define IMX8QM_UART0_CTS_B_DMA_UART0_CTS_B			IMX8QM_UART0_CTS_B		0
    367  1.1  jmcneill #define IMX8QM_UART0_CTS_B_LSIO_PWM1_OUT			IMX8QM_UART0_CTS_B		1
    368  1.1  jmcneill #define IMX8QM_UART0_CTS_B_DMA_UART2_TX				IMX8QM_UART0_CTS_B		2
    369  1.1  jmcneill #define IMX8QM_UART0_CTS_B_LSIO_GPIO0_IO23			IMX8QM_UART0_CTS_B		3
    370  1.1  jmcneill #define IMX8QM_UART1_TX_DMA_UART1_TX				IMX8QM_UART1_TX			0
    371  1.1  jmcneill #define IMX8QM_UART1_TX_DMA_SPI3_SCK				IMX8QM_UART1_TX			1
    372  1.1  jmcneill #define IMX8QM_UART1_TX_LSIO_GPIO0_IO24				IMX8QM_UART1_TX			3
    373  1.1  jmcneill #define IMX8QM_UART1_RX_DMA_UART1_RX				IMX8QM_UART1_RX			0
    374  1.1  jmcneill #define IMX8QM_UART1_RX_DMA_SPI3_SDO				IMX8QM_UART1_RX			1
    375  1.1  jmcneill #define IMX8QM_UART1_RX_LSIO_GPIO0_IO25				IMX8QM_UART1_RX			3
    376  1.1  jmcneill #define IMX8QM_UART1_RTS_B_DMA_UART1_RTS_B			IMX8QM_UART1_RTS_B		0
    377  1.1  jmcneill #define IMX8QM_UART1_RTS_B_DMA_SPI3_SDI				IMX8QM_UART1_RTS_B		1
    378  1.1  jmcneill #define IMX8QM_UART1_RTS_B_DMA_UART1_CTS_B			IMX8QM_UART1_RTS_B		2
    379  1.1  jmcneill #define IMX8QM_UART1_RTS_B_LSIO_GPIO0_IO26			IMX8QM_UART1_RTS_B		3
    380  1.1  jmcneill #define IMX8QM_UART1_CTS_B_DMA_UART1_CTS_B			IMX8QM_UART1_CTS_B		0
    381  1.1  jmcneill #define IMX8QM_UART1_CTS_B_DMA_SPI3_CS0				IMX8QM_UART1_CTS_B		1
    382  1.1  jmcneill #define IMX8QM_UART1_CTS_B_DMA_UART1_RTS_B			IMX8QM_UART1_CTS_B		2
    383  1.1  jmcneill #define IMX8QM_UART1_CTS_B_LSIO_GPIO0_IO27			IMX8QM_UART1_CTS_B		3
    384  1.1  jmcneill #define IMX8QM_SCU_PMIC_MEMC_ON_SCU_GPIO0_IOXX_PMIC_MEMC_ON	IMX8QM_SCU_PMIC_MEMC_ON		0
    385  1.1  jmcneill #define IMX8QM_SCU_WDOG_OUT_SCU_WDOG0_WDOG_OUT			IMX8QM_SCU_WDOG_OUT		0
    386  1.1  jmcneill #define IMX8QM_PMIC_I2C_SDA_SCU_PMIC_I2C_SDA			IMX8QM_PMIC_I2C_SDA		0
    387  1.1  jmcneill #define IMX8QM_PMIC_I2C_SCL_SCU_PMIC_I2C_SCL			IMX8QM_PMIC_I2C_SCL		0
    388  1.1  jmcneill #define IMX8QM_PMIC_EARLY_WARNING_SCU_PMIC_EARLY_WARNING	IMX8QM_PMIC_EARLY_WARNING	0
    389  1.1  jmcneill #define IMX8QM_PMIC_INT_B_SCU_DIMX8QMMIC_INT_B			IMX8QM_PMIC_INT_B		0
    390  1.1  jmcneill #define IMX8QM_SCU_GPIO0_00_SCU_GPIO0_IO00			IMX8QM_SCU_GPIO0_00		0
    391  1.1  jmcneill #define IMX8QM_SCU_GPIO0_00_SCU_UART0_RX			IMX8QM_SCU_GPIO0_00		1
    392  1.1  jmcneill #define IMX8QM_SCU_GPIO0_00_LSIO_GPIO0_IO28			IMX8QM_SCU_GPIO0_00		3
    393  1.1  jmcneill #define IMX8QM_SCU_GPIO0_01_SCU_GPIO0_IO01			IMX8QM_SCU_GPIO0_01		0
    394  1.1  jmcneill #define IMX8QM_SCU_GPIO0_01_SCU_UART0_TX			IMX8QM_SCU_GPIO0_01		1
    395  1.1  jmcneill #define IMX8QM_SCU_GPIO0_01_LSIO_GPIO0_IO29			IMX8QM_SCU_GPIO0_01		3
    396  1.1  jmcneill #define IMX8QM_SCU_GPIO0_02_SCU_GPIO0_IO02			IMX8QM_SCU_GPIO0_02		0
    397  1.1  jmcneill #define IMX8QM_SCU_GPIO0_02_SCU_GPIO0_IOXX_PMIC_GPU0_ON		IMX8QM_SCU_GPIO0_02		1
    398  1.1  jmcneill #define IMX8QM_SCU_GPIO0_02_LSIO_GPIO0_IO30			IMX8QM_SCU_GPIO0_02		3
    399  1.1  jmcneill #define IMX8QM_SCU_GPIO0_03_SCU_GPIO0_IO03			IMX8QM_SCU_GPIO0_03		0
    400  1.1  jmcneill #define IMX8QM_SCU_GPIO0_03_SCU_GPIO0_IOXX_PMIC_GPU1_ON		IMX8QM_SCU_GPIO0_03		1
    401  1.1  jmcneill #define IMX8QM_SCU_GPIO0_03_LSIO_GPIO0_IO31			IMX8QM_SCU_GPIO0_03		3
    402  1.1  jmcneill #define IMX8QM_SCU_GPIO0_04_SCU_GPIO0_IO04			IMX8QM_SCU_GPIO0_04		0
    403  1.1  jmcneill #define IMX8QM_SCU_GPIO0_04_SCU_GPIO0_IOXX_PMIC_A72_ON		IMX8QM_SCU_GPIO0_04		1
    404  1.1  jmcneill #define IMX8QM_SCU_GPIO0_04_LSIO_GPIO1_IO00			IMX8QM_SCU_GPIO0_04		3
    405  1.1  jmcneill #define IMX8QM_SCU_GPIO0_05_SCU_GPIO0_IO05			IMX8QM_SCU_GPIO0_05		0
    406  1.1  jmcneill #define IMX8QM_SCU_GPIO0_05_SCU_GPIO0_IOXX_PMIC_A53_ON		IMX8QM_SCU_GPIO0_05		1
    407  1.1  jmcneill #define IMX8QM_SCU_GPIO0_05_LSIO_GPIO1_IO01			IMX8QM_SCU_GPIO0_05		3
    408  1.1  jmcneill #define IMX8QM_SCU_GPIO0_06_SCU_GPIO0_IO06			IMX8QM_SCU_GPIO0_06		0
    409  1.1  jmcneill #define IMX8QM_SCU_GPIO0_06_SCU_TPM0_CH0			IMX8QM_SCU_GPIO0_06		1
    410  1.1  jmcneill #define IMX8QM_SCU_GPIO0_06_LSIO_GPIO1_IO02			IMX8QM_SCU_GPIO0_06		3
    411  1.1  jmcneill #define IMX8QM_SCU_GPIO0_07_SCU_GPIO0_IO07			IMX8QM_SCU_GPIO0_07		0
    412  1.1  jmcneill #define IMX8QM_SCU_GPIO0_07_SCU_TPM0_CH1			IMX8QM_SCU_GPIO0_07		1
    413  1.1  jmcneill #define IMX8QM_SCU_GPIO0_07_SCU_DSC_RTC_CLOCK_OUTPUT_32K	IMX8QM_SCU_GPIO0_07		2
    414  1.1  jmcneill #define IMX8QM_SCU_GPIO0_07_LSIO_GPIO1_IO03			IMX8QM_SCU_GPIO0_07		3
    415  1.1  jmcneill #define IMX8QM_SCU_BOOT_MODE0_SCU_DSC_BOOT_MODE0		IMX8QM_SCU_BOOT_MODE0		0
    416  1.1  jmcneill #define IMX8QM_SCU_BOOT_MODE1_SCU_DSC_BOOT_MODE1		IMX8QM_SCU_BOOT_MODE1		0
    417  1.1  jmcneill #define IMX8QM_SCU_BOOT_MODE2_SCU_DSC_BOOT_MODE2		IMX8QM_SCU_BOOT_MODE2		0
    418  1.1  jmcneill #define IMX8QM_SCU_BOOT_MODE3_SCU_DSC_BOOT_MODE3		IMX8QM_SCU_BOOT_MODE3		0
    419  1.1  jmcneill #define IMX8QM_SCU_BOOT_MODE4_SCU_DSC_BOOT_MODE4		IMX8QM_SCU_BOOT_MODE4		0
    420  1.1  jmcneill #define IMX8QM_SCU_BOOT_MODE4_SCU_PMIC_I2C_SCL			IMX8QM_SCU_BOOT_MODE4		1
    421  1.1  jmcneill #define IMX8QM_SCU_BOOT_MODE5_SCU_DSC_BOOT_MODE5		IMX8QM_SCU_BOOT_MODE5		0
    422  1.1  jmcneill #define IMX8QM_SCU_BOOT_MODE5_SCU_PMIC_I2C_SDA			IMX8QM_SCU_BOOT_MODE5		1
    423  1.1  jmcneill #define IMX8QM_LVDS0_GPIO00_LVDS0_GPIO0_IO00			IMX8QM_LVDS0_GPIO00		0
    424  1.1  jmcneill #define IMX8QM_LVDS0_GPIO00_LVDS0_PWM0_OUT			IMX8QM_LVDS0_GPIO00		1
    425  1.1  jmcneill #define IMX8QM_LVDS0_GPIO00_LSIO_GPIO1_IO04			IMX8QM_LVDS0_GPIO00		3
    426  1.1  jmcneill #define IMX8QM_LVDS0_GPIO01_LVDS0_GPIO0_IO01			IMX8QM_LVDS0_GPIO01		0
    427  1.1  jmcneill #define IMX8QM_LVDS0_GPIO01_LSIO_GPIO1_IO05			IMX8QM_LVDS0_GPIO01		3
    428  1.1  jmcneill #define IMX8QM_LVDS0_I2C0_SCL_LVDS0_I2C0_SCL			IMX8QM_LVDS0_I2C0_SCL		0
    429  1.1  jmcneill #define IMX8QM_LVDS0_I2C0_SCL_LVDS0_GPIO0_IO02			IMX8QM_LVDS0_I2C0_SCL		1
    430  1.1  jmcneill #define IMX8QM_LVDS0_I2C0_SCL_LSIO_GPIO1_IO06			IMX8QM_LVDS0_I2C0_SCL		3
    431  1.1  jmcneill #define IMX8QM_LVDS0_I2C0_SDA_LVDS0_I2C0_SDA			IMX8QM_LVDS0_I2C0_SDA		0
    432  1.1  jmcneill #define IMX8QM_LVDS0_I2C0_SDA_LVDS0_GPIO0_IO03			IMX8QM_LVDS0_I2C0_SDA		1
    433  1.1  jmcneill #define IMX8QM_LVDS0_I2C0_SDA_LSIO_GPIO1_IO07			IMX8QM_LVDS0_I2C0_SDA		3
    434  1.1  jmcneill #define IMX8QM_LVDS0_I2C1_SCL_LVDS0_I2C1_SCL			IMX8QM_LVDS0_I2C1_SCL		0
    435  1.1  jmcneill #define IMX8QM_LVDS0_I2C1_SCL_DMA_UART2_TX			IMX8QM_LVDS0_I2C1_SCL		1
    436  1.1  jmcneill #define IMX8QM_LVDS0_I2C1_SCL_LSIO_GPIO1_IO08			IMX8QM_LVDS0_I2C1_SCL		3
    437  1.1  jmcneill #define IMX8QM_LVDS0_I2C1_SDA_LVDS0_I2C1_SDA			IMX8QM_LVDS0_I2C1_SDA		0
    438  1.1  jmcneill #define IMX8QM_LVDS0_I2C1_SDA_DMA_UART2_RX			IMX8QM_LVDS0_I2C1_SDA		1
    439  1.1  jmcneill #define IMX8QM_LVDS0_I2C1_SDA_LSIO_GPIO1_IO09			IMX8QM_LVDS0_I2C1_SDA		3
    440  1.1  jmcneill #define IMX8QM_LVDS1_GPIO00_LVDS1_GPIO0_IO00			IMX8QM_LVDS1_GPIO00		0
    441  1.1  jmcneill #define IMX8QM_LVDS1_GPIO00_LVDS1_PWM0_OUT			IMX8QM_LVDS1_GPIO00		1
    442  1.1  jmcneill #define IMX8QM_LVDS1_GPIO00_LSIO_GPIO1_IO10			IMX8QM_LVDS1_GPIO00		3
    443  1.1  jmcneill #define IMX8QM_LVDS1_GPIO01_LVDS1_GPIO0_IO01			IMX8QM_LVDS1_GPIO01		0
    444  1.1  jmcneill #define IMX8QM_LVDS1_GPIO01_LSIO_GPIO1_IO11			IMX8QM_LVDS1_GPIO01		3
    445  1.1  jmcneill #define IMX8QM_LVDS1_I2C0_SCL_LVDS1_I2C0_SCL			IMX8QM_LVDS1_I2C0_SCL		0
    446  1.1  jmcneill #define IMX8QM_LVDS1_I2C0_SCL_LVDS1_GPIO0_IO02			IMX8QM_LVDS1_I2C0_SCL		1
    447  1.1  jmcneill #define IMX8QM_LVDS1_I2C0_SCL_LSIO_GPIO1_IO12			IMX8QM_LVDS1_I2C0_SCL		3
    448  1.1  jmcneill #define IMX8QM_LVDS1_I2C0_SDA_LVDS1_I2C0_SDA			IMX8QM_LVDS1_I2C0_SDA		0
    449  1.1  jmcneill #define IMX8QM_LVDS1_I2C0_SDA_LVDS1_GPIO0_IO03			IMX8QM_LVDS1_I2C0_SDA		1
    450  1.1  jmcneill #define IMX8QM_LVDS1_I2C0_SDA_LSIO_GPIO1_IO13			IMX8QM_LVDS1_I2C0_SDA		3
    451  1.1  jmcneill #define IMX8QM_LVDS1_I2C1_SCL_LVDS1_I2C1_SCL			IMX8QM_LVDS1_I2C1_SCL		0
    452  1.1  jmcneill #define IMX8QM_LVDS1_I2C1_SCL_DMA_UART3_TX			IMX8QM_LVDS1_I2C1_SCL		1
    453  1.1  jmcneill #define IMX8QM_LVDS1_I2C1_SCL_LSIO_GPIO1_IO14			IMX8QM_LVDS1_I2C1_SCL		3
    454  1.1  jmcneill #define IMX8QM_LVDS1_I2C1_SDA_LVDS1_I2C1_SDA			IMX8QM_LVDS1_I2C1_SDA		0
    455  1.1  jmcneill #define IMX8QM_LVDS1_I2C1_SDA_DMA_UART3_RX			IMX8QM_LVDS1_I2C1_SDA		1
    456  1.1  jmcneill #define IMX8QM_LVDS1_I2C1_SDA_LSIO_GPIO1_IO15			IMX8QM_LVDS1_I2C1_SDA		3
    457  1.1  jmcneill #define IMX8QM_MIPI_DSI0_I2C0_SCL_MIPI_DSI0_I2C0_SCL		IMX8QM_MIPI_DSI0_I2C0_SCL	0
    458  1.1  jmcneill #define IMX8QM_MIPI_DSI0_I2C0_SCL_LSIO_GPIO1_IO16		IMX8QM_MIPI_DSI0_I2C0_SCL	3
    459  1.1  jmcneill #define IMX8QM_MIPI_DSI0_I2C0_SDA_MIPI_DSI0_I2C0_SDA		IMX8QM_MIPI_DSI0_I2C0_SDA	0
    460  1.1  jmcneill #define IMX8QM_MIPI_DSI0_I2C0_SDA_LSIO_GPIO1_IO17		IMX8QM_MIPI_DSI0_I2C0_SDA	3
    461  1.1  jmcneill #define IMX8QM_MIPI_DSI0_GPIO0_00_MIPI_DSI0_GPIO0_IO00		IMX8QM_MIPI_DSI0_GPIO0_00	0
    462  1.1  jmcneill #define IMX8QM_MIPI_DSI0_GPIO0_00_MIPI_DSI0_PWM0_OUT		IMX8QM_MIPI_DSI0_GPIO0_00	1
    463  1.1  jmcneill #define IMX8QM_MIPI_DSI0_GPIO0_00_LSIO_GPIO1_IO18		IMX8QM_MIPI_DSI0_GPIO0_00	3
    464  1.1  jmcneill #define IMX8QM_MIPI_DSI0_GPIO0_01_MIPI_DSI0_GPIO0_IO01		IMX8QM_MIPI_DSI0_GPIO0_01	0
    465  1.1  jmcneill #define IMX8QM_MIPI_DSI0_GPIO0_01_LSIO_GPIO1_IO19		IMX8QM_MIPI_DSI0_GPIO0_01	3
    466  1.1  jmcneill #define IMX8QM_MIPI_DSI1_I2C0_SCL_MIPI_DSI1_I2C0_SCL		IMX8QM_MIPI_DSI1_I2C0_SCL	0
    467  1.1  jmcneill #define IMX8QM_MIPI_DSI1_I2C0_SCL_LSIO_GPIO1_IO20		IMX8QM_MIPI_DSI1_I2C0_SCL	3
    468  1.1  jmcneill #define IMX8QM_MIPI_DSI1_I2C0_SDA_MIPI_DSI1_I2C0_SDA		IMX8QM_MIPI_DSI1_I2C0_SDA	0
    469  1.1  jmcneill #define IMX8QM_MIPI_DSI1_I2C0_SDA_LSIO_GPIO1_IO21		IMX8QM_MIPI_DSI1_I2C0_SDA	3
    470  1.1  jmcneill #define IMX8QM_MIPI_DSI1_GPIO0_00_MIPI_DSI1_GPIO0_IO00		IMX8QM_MIPI_DSI1_GPIO0_00	0
    471  1.1  jmcneill #define IMX8QM_MIPI_DSI1_GPIO0_00_MIPI_DSI1_PWM0_OUT		IMX8QM_MIPI_DSI1_GPIO0_00	1
    472  1.1  jmcneill #define IMX8QM_MIPI_DSI1_GPIO0_00_LSIO_GPIO1_IO22		IMX8QM_MIPI_DSI1_GPIO0_00	3
    473  1.1  jmcneill #define IMX8QM_MIPI_DSI1_GPIO0_01_MIPI_DSI1_GPIO0_IO01		IMX8QM_MIPI_DSI1_GPIO0_01	0
    474  1.1  jmcneill #define IMX8QM_MIPI_DSI1_GPIO0_01_LSIO_GPIO1_IO23		IMX8QM_MIPI_DSI1_GPIO0_01	3
    475  1.1  jmcneill #define IMX8QM_MIPI_CSI0_MCLK_OUT_MIPI_CSI0_ACM_MCLK_OUT	IMX8QM_MIPI_CSI0_MCLK_OUT	0
    476  1.1  jmcneill #define IMX8QM_MIPI_CSI0_MCLK_OUT_LSIO_GPIO1_IO24		IMX8QM_MIPI_CSI0_MCLK_OUT	3
    477  1.1  jmcneill #define IMX8QM_MIPI_CSI0_I2C0_SCL_MIPI_CSI0_I2C0_SCL		IMX8QM_MIPI_CSI0_I2C0_SCL	0
    478  1.1  jmcneill #define IMX8QM_MIPI_CSI0_I2C0_SCL_LSIO_GPIO1_IO25		IMX8QM_MIPI_CSI0_I2C0_SCL	3
    479  1.1  jmcneill #define IMX8QM_MIPI_CSI0_I2C0_SDA_MIPI_CSI0_I2C0_SDA		IMX8QM_MIPI_CSI0_I2C0_SDA	0
    480  1.1  jmcneill #define IMX8QM_MIPI_CSI0_I2C0_SDA_LSIO_GPIO1_IO26		IMX8QM_MIPI_CSI0_I2C0_SDA	3
    481  1.1  jmcneill #define IMX8QM_MIPI_CSI0_GPIO0_00_MIPI_CSI0_GPIO0_IO00		IMX8QM_MIPI_CSI0_GPIO0_00	0
    482  1.1  jmcneill #define IMX8QM_MIPI_CSI0_GPIO0_00_DMA_I2C0_SCL			IMX8QM_MIPI_CSI0_GPIO0_00	1
    483  1.1  jmcneill #define IMX8QM_MIPI_CSI0_GPIO0_00_MIPI_CSI1_I2C0_SCL		IMX8QM_MIPI_CSI0_GPIO0_00	2
    484  1.1  jmcneill #define IMX8QM_MIPI_CSI0_GPIO0_00_LSIO_GPIO1_IO27		IMX8QM_MIPI_CSI0_GPIO0_00	3
    485  1.1  jmcneill #define IMX8QM_MIPI_CSI0_GPIO0_01_MIPI_CSI0_GPIO0_IO01		IMX8QM_MIPI_CSI0_GPIO0_01	0
    486  1.1  jmcneill #define IMX8QM_MIPI_CSI0_GPIO0_01_DMA_I2C0_SDA			IMX8QM_MIPI_CSI0_GPIO0_01	1
    487  1.1  jmcneill #define IMX8QM_MIPI_CSI0_GPIO0_01_MIPI_CSI1_I2C0_SDA		IMX8QM_MIPI_CSI0_GPIO0_01	2
    488  1.1  jmcneill #define IMX8QM_MIPI_CSI0_GPIO0_01_LSIO_GPIO1_IO28		IMX8QM_MIPI_CSI0_GPIO0_01	3
    489  1.1  jmcneill #define IMX8QM_MIPI_CSI1_MCLK_OUT_MIPI_CSI1_ACM_MCLK_OUT	IMX8QM_MIPI_CSI1_MCLK_OUT	0
    490  1.1  jmcneill #define IMX8QM_MIPI_CSI1_MCLK_OUT_LSIO_GPIO1_IO29		IMX8QM_MIPI_CSI1_MCLK_OUT	3
    491  1.1  jmcneill #define IMX8QM_MIPI_CSI1_GPIO0_00_MIPI_CSI1_GPIO0_IO00		IMX8QM_MIPI_CSI1_GPIO0_00	0
    492  1.1  jmcneill #define IMX8QM_MIPI_CSI1_GPIO0_00_DMA_UART4_RX			IMX8QM_MIPI_CSI1_GPIO0_00	1
    493  1.1  jmcneill #define IMX8QM_MIPI_CSI1_GPIO0_00_LSIO_GPIO1_IO30		IMX8QM_MIPI_CSI1_GPIO0_00	3
    494  1.1  jmcneill #define IMX8QM_MIPI_CSI1_GPIO0_01_MIPI_CSI1_GPIO0_IO01		IMX8QM_MIPI_CSI1_GPIO0_01	0
    495  1.1  jmcneill #define IMX8QM_MIPI_CSI1_GPIO0_01_DMA_UART4_TX			IMX8QM_MIPI_CSI1_GPIO0_01	1
    496  1.1  jmcneill #define IMX8QM_MIPI_CSI1_GPIO0_01_LSIO_GPIO1_IO31		IMX8QM_MIPI_CSI1_GPIO0_01	3
    497  1.1  jmcneill #define IMX8QM_MIPI_CSI1_I2C0_SCL_MIPI_CSI1_I2C0_SCL		IMX8QM_MIPI_CSI1_I2C0_SCL	0
    498  1.1  jmcneill #define IMX8QM_MIPI_CSI1_I2C0_SCL_LSIO_GPIO2_IO00		IMX8QM_MIPI_CSI1_I2C0_SCL	3
    499  1.1  jmcneill #define IMX8QM_MIPI_CSI1_I2C0_SDA_MIPI_CSI1_I2C0_SDA		IMX8QM_MIPI_CSI1_I2C0_SDA	0
    500  1.1  jmcneill #define IMX8QM_MIPI_CSI1_I2C0_SDA_LSIO_GPIO2_IO01		IMX8QM_MIPI_CSI1_I2C0_SDA	3
    501  1.1  jmcneill #define IMX8QM_HDMI_TX0_TS_SCL_HDMI_TX0_I2C0_SCL		IMX8QM_HDMI_TX0_TS_SCL		0
    502  1.1  jmcneill #define IMX8QM_HDMI_TX0_TS_SCL_DMA_I2C0_SCL			IMX8QM_HDMI_TX0_TS_SCL		1
    503  1.1  jmcneill #define IMX8QM_HDMI_TX0_TS_SCL_LSIO_GPIO2_IO02			IMX8QM_HDMI_TX0_TS_SCL		3
    504  1.1  jmcneill #define IMX8QM_HDMI_TX0_TS_SDA_HDMI_TX0_I2C0_SDA		IMX8QM_HDMI_TX0_TS_SDA		0
    505  1.1  jmcneill #define IMX8QM_HDMI_TX0_TS_SDA_DMA_I2C0_SDA			IMX8QM_HDMI_TX0_TS_SDA		1
    506  1.1  jmcneill #define IMX8QM_HDMI_TX0_TS_SDA_LSIO_GPIO2_IO03			IMX8QM_HDMI_TX0_TS_SDA		3
    507  1.1  jmcneill #define IMX8QM_ESAI1_FSR_AUD_ESAI1_FSR				IMX8QM_ESAI1_FSR		0
    508  1.1  jmcneill #define IMX8QM_ESAI1_FSR_LSIO_GPIO2_IO04			IMX8QM_ESAI1_FSR		3
    509  1.1  jmcneill #define IMX8QM_ESAI1_FST_AUD_ESAI1_FST				IMX8QM_ESAI1_FST		0
    510  1.1  jmcneill #define IMX8QM_ESAI1_FST_AUD_SPDIF0_EXT_CLK			IMX8QM_ESAI1_FST		1
    511  1.1  jmcneill #define IMX8QM_ESAI1_FST_LSIO_GPIO2_IO05			IMX8QM_ESAI1_FST		3
    512  1.1  jmcneill #define IMX8QM_ESAI1_SCKR_AUD_ESAI1_SCKR			IMX8QM_ESAI1_SCKR		0
    513  1.1  jmcneill #define IMX8QM_ESAI1_SCKR_LSIO_GPIO2_IO06			IMX8QM_ESAI1_SCKR		3
    514  1.1  jmcneill #define IMX8QM_ESAI1_SCKT_AUD_ESAI1_SCKT			IMX8QM_ESAI1_SCKT		0
    515  1.1  jmcneill #define IMX8QM_ESAI1_SCKT_AUD_SAI2_RXC				IMX8QM_ESAI1_SCKT		1
    516  1.1  jmcneill #define IMX8QM_ESAI1_SCKT_AUD_SPDIF0_EXT_CLK			IMX8QM_ESAI1_SCKT		2
    517  1.1  jmcneill #define IMX8QM_ESAI1_SCKT_LSIO_GPIO2_IO07			IMX8QM_ESAI1_SCKT		3
    518  1.1  jmcneill #define IMX8QM_ESAI1_TX0_AUD_ESAI1_TX0				IMX8QM_ESAI1_TX0		0
    519  1.1  jmcneill #define IMX8QM_ESAI1_TX0_AUD_SAI2_RXD				IMX8QM_ESAI1_TX0		1
    520  1.1  jmcneill #define IMX8QM_ESAI1_TX0_AUD_SPDIF0_RX				IMX8QM_ESAI1_TX0		2
    521  1.1  jmcneill #define IMX8QM_ESAI1_TX0_LSIO_GPIO2_IO08			IMX8QM_ESAI1_TX0		3
    522  1.1  jmcneill #define IMX8QM_ESAI1_TX1_AUD_ESAI1_TX1				IMX8QM_ESAI1_TX1		0
    523  1.1  jmcneill #define IMX8QM_ESAI1_TX1_AUD_SAI2_RXFS				IMX8QM_ESAI1_TX1		1
    524  1.1  jmcneill #define IMX8QM_ESAI1_TX1_AUD_SPDIF0_TX				IMX8QM_ESAI1_TX1		2
    525  1.1  jmcneill #define IMX8QM_ESAI1_TX1_LSIO_GPIO2_IO09			IMX8QM_ESAI1_TX1		3
    526  1.1  jmcneill #define IMX8QM_ESAI1_TX2_RX3_AUD_ESAI1_TX2_RX3			IMX8QM_ESAI1_TX2_RX3		0
    527  1.1  jmcneill #define IMX8QM_ESAI1_TX2_RX3_AUD_SPDIF0_RX			IMX8QM_ESAI1_TX2_RX3		1
    528  1.1  jmcneill #define IMX8QM_ESAI1_TX2_RX3_LSIO_GPIO2_IO10			IMX8QM_ESAI1_TX2_RX3		3
    529  1.1  jmcneill #define IMX8QM_ESAI1_TX3_RX2_AUD_ESAI1_TX3_RX2			IMX8QM_ESAI1_TX3_RX2		0
    530  1.1  jmcneill #define IMX8QM_ESAI1_TX3_RX2_AUD_SPDIF0_TX			IMX8QM_ESAI1_TX3_RX2		1
    531  1.1  jmcneill #define IMX8QM_ESAI1_TX3_RX2_LSIO_GPIO2_IO11			IMX8QM_ESAI1_TX3_RX2		3
    532  1.1  jmcneill #define IMX8QM_ESAI1_TX4_RX1_AUD_ESAI1_TX4_RX1			IMX8QM_ESAI1_TX4_RX1		0
    533  1.1  jmcneill #define IMX8QM_ESAI1_TX4_RX1_LSIO_GPIO2_IO12			IMX8QM_ESAI1_TX4_RX1		3
    534  1.1  jmcneill #define IMX8QM_ESAI1_TX5_RX0_AUD_ESAI1_TX5_RX0			IMX8QM_ESAI1_TX5_RX0		0
    535  1.1  jmcneill #define IMX8QM_ESAI1_TX5_RX0_LSIO_GPIO2_IO13			IMX8QM_ESAI1_TX5_RX0		3
    536  1.1  jmcneill #define IMX8QM_SPDIF0_RX_AUD_SPDIF0_RX				IMX8QM_SPDIF0_RX		0
    537  1.1  jmcneill #define IMX8QM_SPDIF0_RX_AUD_MQS_R				IMX8QM_SPDIF0_RX		1
    538  1.1  jmcneill #define IMX8QM_SPDIF0_RX_AUD_ACM_MCLK_IN1			IMX8QM_SPDIF0_RX		2
    539  1.1  jmcneill #define IMX8QM_SPDIF0_RX_LSIO_GPIO2_IO14			IMX8QM_SPDIF0_RX		3
    540  1.1  jmcneill #define IMX8QM_SPDIF0_TX_AUD_SPDIF0_TX				IMX8QM_SPDIF0_TX		0
    541  1.1  jmcneill #define IMX8QM_SPDIF0_TX_AUD_MQS_L				IMX8QM_SPDIF0_TX		1
    542  1.1  jmcneill #define IMX8QM_SPDIF0_TX_AUD_ACM_MCLK_OUT1			IMX8QM_SPDIF0_TX		2
    543  1.1  jmcneill #define IMX8QM_SPDIF0_TX_LSIO_GPIO2_IO15			IMX8QM_SPDIF0_TX		3
    544  1.1  jmcneill #define IMX8QM_SPDIF0_EXT_CLK_AUD_SPDIF0_EXT_CLK		IMX8QM_SPDIF0_EXT_CLK		0
    545  1.1  jmcneill #define IMX8QM_SPDIF0_EXT_CLK_DMA_DMA0_REQ_IN0			IMX8QM_SPDIF0_EXT_CLK		1
    546  1.1  jmcneill #define IMX8QM_SPDIF0_EXT_CLK_LSIO_GPIO2_IO16			IMX8QM_SPDIF0_EXT_CLK		3
    547  1.1  jmcneill #define IMX8QM_SPI3_SCK_DMA_SPI3_SCK				IMX8QM_SPI3_SCK			0
    548  1.1  jmcneill #define IMX8QM_SPI3_SCK_LSIO_GPIO2_IO17				IMX8QM_SPI3_SCK			3
    549  1.1  jmcneill #define IMX8QM_SPI3_SDO_DMA_SPI3_SDO				IMX8QM_SPI3_SDO			0
    550  1.1  jmcneill #define IMX8QM_SPI3_SDO_DMA_FTM_CH0				IMX8QM_SPI3_SDO			1
    551  1.1  jmcneill #define IMX8QM_SPI3_SDO_LSIO_GPIO2_IO18				IMX8QM_SPI3_SDO			3
    552  1.1  jmcneill #define IMX8QM_SPI3_SDI_DMA_SPI3_SDI				IMX8QM_SPI3_SDI			0
    553  1.1  jmcneill #define IMX8QM_SPI3_SDI_DMA_FTM_CH1				IMX8QM_SPI3_SDI			1
    554  1.1  jmcneill #define IMX8QM_SPI3_SDI_LSIO_GPIO2_IO19				IMX8QM_SPI3_SDI			3
    555  1.1  jmcneill #define IMX8QM_SPI3_CS0_DMA_SPI3_CS0				IMX8QM_SPI3_CS0			0
    556  1.1  jmcneill #define IMX8QM_SPI3_CS0_DMA_FTM_CH2				IMX8QM_SPI3_CS0			1
    557  1.1  jmcneill #define IMX8QM_SPI3_CS0_LSIO_GPIO2_IO20				IMX8QM_SPI3_CS0			3
    558  1.1  jmcneill #define IMX8QM_SPI3_CS1_DMA_SPI3_CS1				IMX8QM_SPI3_CS1			0
    559  1.1  jmcneill #define IMX8QM_SPI3_CS1_LSIO_GPIO2_IO21				IMX8QM_SPI3_CS1			3
    560  1.1  jmcneill #define IMX8QM_ESAI0_FSR_AUD_ESAI0_FSR				IMX8QM_ESAI0_FSR		0
    561  1.1  jmcneill #define IMX8QM_ESAI0_FSR_LSIO_GPIO2_IO22			IMX8QM_ESAI0_FSR		3
    562  1.1  jmcneill #define IMX8QM_ESAI0_FST_AUD_ESAI0_FST				IMX8QM_ESAI0_FST		0
    563  1.1  jmcneill #define IMX8QM_ESAI0_FST_LSIO_GPIO2_IO23			IMX8QM_ESAI0_FST		3
    564  1.1  jmcneill #define IMX8QM_ESAI0_SCKR_AUD_ESAI0_SCKR			IMX8QM_ESAI0_SCKR		0
    565  1.1  jmcneill #define IMX8QM_ESAI0_SCKR_LSIO_GPIO2_IO24			IMX8QM_ESAI0_SCKR		3
    566  1.1  jmcneill #define IMX8QM_ESAI0_SCKT_AUD_ESAI0_SCKT			IMX8QM_ESAI0_SCKT		0
    567  1.1  jmcneill #define IMX8QM_ESAI0_SCKT_LSIO_GPIO2_IO25			IMX8QM_ESAI0_SCKT		3
    568  1.1  jmcneill #define IMX8QM_ESAI0_TX0_AUD_ESAI0_TX0				IMX8QM_ESAI0_TX0		0
    569  1.1  jmcneill #define IMX8QM_ESAI0_TX0_LSIO_GPIO2_IO26			IMX8QM_ESAI0_TX0		3
    570  1.1  jmcneill #define IMX8QM_ESAI0_TX1_AUD_ESAI0_TX1				IMX8QM_ESAI0_TX1		0
    571  1.1  jmcneill #define IMX8QM_ESAI0_TX1_LSIO_GPIO2_IO27			IMX8QM_ESAI0_TX1		3
    572  1.1  jmcneill #define IMX8QM_ESAI0_TX2_RX3_AUD_ESAI0_TX2_RX3			IMX8QM_ESAI0_TX2_RX3		0
    573  1.1  jmcneill #define IMX8QM_ESAI0_TX2_RX3_LSIO_GPIO2_IO28			IMX8QM_ESAI0_TX2_RX3		3
    574  1.1  jmcneill #define IMX8QM_ESAI0_TX3_RX2_AUD_ESAI0_TX3_RX2			IMX8QM_ESAI0_TX3_RX2		0
    575  1.1  jmcneill #define IMX8QM_ESAI0_TX3_RX2_LSIO_GPIO2_IO29			IMX8QM_ESAI0_TX3_RX2		3
    576  1.1  jmcneill #define IMX8QM_ESAI0_TX4_RX1_AUD_ESAI0_TX4_RX1			IMX8QM_ESAI0_TX4_RX1		0
    577  1.1  jmcneill #define IMX8QM_ESAI0_TX4_RX1_LSIO_GPIO2_IO30			IMX8QM_ESAI0_TX4_RX1		3
    578  1.1  jmcneill #define IMX8QM_ESAI0_TX5_RX0_AUD_ESAI0_TX5_RX0			IMX8QM_ESAI0_TX5_RX0		0
    579  1.1  jmcneill #define IMX8QM_ESAI0_TX5_RX0_LSIO_GPIO2_IO31			IMX8QM_ESAI0_TX5_RX0		3
    580  1.1  jmcneill #define IMX8QM_MCLK_IN0_AUD_ACM_MCLK_IN0			IMX8QM_MCLK_IN0			0
    581  1.1  jmcneill #define IMX8QM_MCLK_IN0_AUD_ESAI0_RX_HF_CLK			IMX8QM_MCLK_IN0			1
    582  1.1  jmcneill #define IMX8QM_MCLK_IN0_AUD_ESAI1_RX_HF_CLK			IMX8QM_MCLK_IN0			2
    583  1.1  jmcneill #define IMX8QM_MCLK_IN0_LSIO_GPIO3_IO00				IMX8QM_MCLK_IN0			3
    584  1.1  jmcneill #define IMX8QM_MCLK_OUT0_AUD_ACM_MCLK_OUT0			IMX8QM_MCLK_OUT0		0
    585  1.1  jmcneill #define IMX8QM_MCLK_OUT0_AUD_ESAI0_TX_HF_CLK			IMX8QM_MCLK_OUT0		1
    586  1.1  jmcneill #define IMX8QM_MCLK_OUT0_AUD_ESAI1_TX_HF_CLK			IMX8QM_MCLK_OUT0		2
    587  1.1  jmcneill #define IMX8QM_MCLK_OUT0_LSIO_GPIO3_IO01			IMX8QM_MCLK_OUT0		3
    588  1.1  jmcneill #define IMX8QM_SPI0_SCK_DMA_SPI0_SCK				IMX8QM_SPI0_SCK			0
    589  1.1  jmcneill #define IMX8QM_SPI0_SCK_AUD_SAI0_RXC				IMX8QM_SPI0_SCK			1
    590  1.1  jmcneill #define IMX8QM_SPI0_SCK_LSIO_GPIO3_IO02				IMX8QM_SPI0_SCK			3
    591  1.1  jmcneill #define IMX8QM_SPI0_SDO_DMA_SPI0_SDO				IMX8QM_SPI0_SDO			0
    592  1.1  jmcneill #define IMX8QM_SPI0_SDO_AUD_SAI0_TXD				IMX8QM_SPI0_SDO			1
    593  1.1  jmcneill #define IMX8QM_SPI0_SDO_LSIO_GPIO3_IO03				IMX8QM_SPI0_SDO			3
    594  1.1  jmcneill #define IMX8QM_SPI0_SDI_DMA_SPI0_SDI				IMX8QM_SPI0_SDI			0
    595  1.1  jmcneill #define IMX8QM_SPI0_SDI_AUD_SAI0_RXD				IMX8QM_SPI0_SDI			1
    596  1.1  jmcneill #define IMX8QM_SPI0_SDI_LSIO_GPIO3_IO04				IMX8QM_SPI0_SDI			3
    597  1.1  jmcneill #define IMX8QM_SPI0_CS0_DMA_SPI0_CS0				IMX8QM_SPI0_CS0			0
    598  1.1  jmcneill #define IMX8QM_SPI0_CS0_AUD_SAI0_RXFS				IMX8QM_SPI0_CS0			1
    599  1.1  jmcneill #define IMX8QM_SPI0_CS0_LSIO_GPIO3_IO05				IMX8QM_SPI0_CS0			3
    600  1.1  jmcneill #define IMX8QM_SPI0_CS1_DMA_SPI0_CS1				IMX8QM_SPI0_CS1			0
    601  1.1  jmcneill #define IMX8QM_SPI0_CS1_AUD_SAI0_TXC				IMX8QM_SPI0_CS1			1
    602  1.1  jmcneill #define IMX8QM_SPI0_CS1_LSIO_GPIO3_IO06				IMX8QM_SPI0_CS1			3
    603  1.1  jmcneill #define IMX8QM_SPI2_SCK_DMA_SPI2_SCK				IMX8QM_SPI2_SCK			0
    604  1.1  jmcneill #define IMX8QM_SPI2_SCK_LSIO_GPIO3_IO07				IMX8QM_SPI2_SCK			3
    605  1.1  jmcneill #define IMX8QM_SPI2_SDO_DMA_SPI2_SDO				IMX8QM_SPI2_SDO			0
    606  1.1  jmcneill #define IMX8QM_SPI2_SDO_LSIO_GPIO3_IO08				IMX8QM_SPI2_SDO			3
    607  1.1  jmcneill #define IMX8QM_SPI2_SDI_DMA_SPI2_SDI				IMX8QM_SPI2_SDI			0
    608  1.1  jmcneill #define IMX8QM_SPI2_SDI_LSIO_GPIO3_IO09				IMX8QM_SPI2_SDI			3
    609  1.1  jmcneill #define IMX8QM_SPI2_CS0_DMA_SPI2_CS0				IMX8QM_SPI2_CS0			0
    610  1.1  jmcneill #define IMX8QM_SPI2_CS0_LSIO_GPIO3_IO10				IMX8QM_SPI2_CS0			3
    611  1.1  jmcneill #define IMX8QM_SPI2_CS1_DMA_SPI2_CS1				IMX8QM_SPI2_CS1			0
    612  1.1  jmcneill #define IMX8QM_SPI2_CS1_AUD_SAI0_TXFS				IMX8QM_SPI2_CS1			1
    613  1.1  jmcneill #define IMX8QM_SPI2_CS1_LSIO_GPIO3_IO11				IMX8QM_SPI2_CS1			3
    614  1.1  jmcneill #define IMX8QM_SAI1_RXC_AUD_SAI1_RXC				IMX8QM_SAI1_RXC			0
    615  1.1  jmcneill #define IMX8QM_SAI1_RXC_AUD_SAI0_TXD				IMX8QM_SAI1_RXC			1
    616  1.1  jmcneill #define IMX8QM_SAI1_RXC_LSIO_GPIO3_IO12				IMX8QM_SAI1_RXC			3
    617  1.1  jmcneill #define IMX8QM_SAI1_RXD_AUD_SAI1_RXD				IMX8QM_SAI1_RXD			0
    618  1.1  jmcneill #define IMX8QM_SAI1_RXD_AUD_SAI0_TXFS				IMX8QM_SAI1_RXD			1
    619  1.1  jmcneill #define IMX8QM_SAI1_RXD_LSIO_GPIO3_IO13				IMX8QM_SAI1_RXD			3
    620  1.1  jmcneill #define IMX8QM_SAI1_RXFS_AUD_SAI1_RXFS				IMX8QM_SAI1_RXFS		0
    621  1.1  jmcneill #define IMX8QM_SAI1_RXFS_AUD_SAI0_RXD				IMX8QM_SAI1_RXFS		1
    622  1.1  jmcneill #define IMX8QM_SAI1_RXFS_LSIO_GPIO3_IO14			IMX8QM_SAI1_RXFS		3
    623  1.1  jmcneill #define IMX8QM_SAI1_TXC_AUD_SAI1_TXC				IMX8QM_SAI1_TXC			0
    624  1.1  jmcneill #define IMX8QM_SAI1_TXC_AUD_SAI0_TXC				IMX8QM_SAI1_TXC			1
    625  1.1  jmcneill #define IMX8QM_SAI1_TXC_LSIO_GPIO3_IO15				IMX8QM_SAI1_TXC			3
    626  1.1  jmcneill #define IMX8QM_SAI1_TXD_AUD_SAI1_TXD				IMX8QM_SAI1_TXD			0
    627  1.1  jmcneill #define IMX8QM_SAI1_TXD_AUD_SAI1_RXC				IMX8QM_SAI1_TXD			1
    628  1.1  jmcneill #define IMX8QM_SAI1_TXD_LSIO_GPIO3_IO16				IMX8QM_SAI1_TXD			3
    629  1.1  jmcneill #define IMX8QM_SAI1_TXFS_AUD_SAI1_TXFS				IMX8QM_SAI1_TXFS		0
    630  1.1  jmcneill #define IMX8QM_SAI1_TXFS_AUD_SAI1_RXFS				IMX8QM_SAI1_TXFS		1
    631  1.1  jmcneill #define IMX8QM_SAI1_TXFS_LSIO_GPIO3_IO17			IMX8QM_SAI1_TXFS		3
    632  1.1  jmcneill #define IMX8QM_ADC_IN7_DMA_ADC1_IN3				IMX8QM_ADC_IN7			0
    633  1.1  jmcneill #define IMX8QM_ADC_IN7_DMA_SPI1_CS1				IMX8QM_ADC_IN7			1
    634  1.1  jmcneill #define IMX8QM_ADC_IN7_LSIO_KPP0_ROW3				IMX8QM_ADC_IN7			2
    635  1.1  jmcneill #define IMX8QM_ADC_IN7_LSIO_GPIO3_IO25				IMX8QM_ADC_IN7			3
    636  1.1  jmcneill #define IMX8QM_ADC_IN6_DMA_ADC1_IN2				IMX8QM_ADC_IN6			0
    637  1.1  jmcneill #define IMX8QM_ADC_IN6_DMA_SPI1_CS0				IMX8QM_ADC_IN6			1
    638  1.1  jmcneill #define IMX8QM_ADC_IN6_LSIO_KPP0_ROW2				IMX8QM_ADC_IN6			2
    639  1.1  jmcneill #define IMX8QM_ADC_IN6_LSIO_GPIO3_IO24				IMX8QM_ADC_IN6			3
    640  1.1  jmcneill #define IMX8QM_ADC_IN5_DMA_ADC1_IN1				IMX8QM_ADC_IN5			0
    641  1.1  jmcneill #define IMX8QM_ADC_IN5_DMA_SPI1_SDI				IMX8QM_ADC_IN5			1
    642  1.1  jmcneill #define IMX8QM_ADC_IN5_LSIO_KPP0_ROW1				IMX8QM_ADC_IN5			2
    643  1.1  jmcneill #define IMX8QM_ADC_IN5_LSIO_GPIO3_IO23				IMX8QM_ADC_IN5			3
    644  1.1  jmcneill #define IMX8QM_ADC_IN4_DMA_ADC1_IN0				IMX8QM_ADC_IN4			0
    645  1.1  jmcneill #define IMX8QM_ADC_IN4_DMA_SPI1_SDO				IMX8QM_ADC_IN4			1
    646  1.1  jmcneill #define IMX8QM_ADC_IN4_LSIO_KPP0_ROW0				IMX8QM_ADC_IN4			2
    647  1.1  jmcneill #define IMX8QM_ADC_IN4_LSIO_GPIO3_IO22				IMX8QM_ADC_IN4			3
    648  1.1  jmcneill #define IMX8QM_ADC_IN3_DMA_ADC0_IN3				IMX8QM_ADC_IN3			0
    649  1.1  jmcneill #define IMX8QM_ADC_IN3_DMA_SPI1_SCK				IMX8QM_ADC_IN3			1
    650  1.1  jmcneill #define IMX8QM_ADC_IN3_LSIO_KPP0_COL3				IMX8QM_ADC_IN3			2
    651  1.1  jmcneill #define IMX8QM_ADC_IN3_LSIO_GPIO3_IO21				IMX8QM_ADC_IN3			3
    652  1.1  jmcneill #define IMX8QM_ADC_IN2_DMA_ADC0_IN2				IMX8QM_ADC_IN2			0
    653  1.1  jmcneill #define IMX8QM_ADC_IN2_LSIO_KPP0_COL2				IMX8QM_ADC_IN2			2
    654  1.1  jmcneill #define IMX8QM_ADC_IN2_LSIO_GPIO3_IO20				IMX8QM_ADC_IN2			3
    655  1.1  jmcneill #define IMX8QM_ADC_IN1_DMA_ADC0_IN1				IMX8QM_ADC_IN1			0
    656  1.1  jmcneill #define IMX8QM_ADC_IN1_LSIO_KPP0_COL1				IMX8QM_ADC_IN1			2
    657  1.1  jmcneill #define IMX8QM_ADC_IN1_LSIO_GPIO3_IO19				IMX8QM_ADC_IN1			3
    658  1.1  jmcneill #define IMX8QM_ADC_IN0_DMA_ADC0_IN0				IMX8QM_ADC_IN0			0
    659  1.1  jmcneill #define IMX8QM_ADC_IN0_LSIO_KPP0_COL0				IMX8QM_ADC_IN0			2
    660  1.1  jmcneill #define IMX8QM_ADC_IN0_LSIO_GPIO3_IO18				IMX8QM_ADC_IN0			3
    661  1.1  jmcneill #define IMX8QM_MLB_SIG_CONN_MLB_SIG				IMX8QM_MLB_SIG			0
    662  1.1  jmcneill #define IMX8QM_MLB_SIG_AUD_SAI3_RXC				IMX8QM_MLB_SIG			1
    663  1.1  jmcneill #define IMX8QM_MLB_SIG_LSIO_GPIO3_IO26				IMX8QM_MLB_SIG			3
    664  1.1  jmcneill #define IMX8QM_MLB_CLK_CONN_MLB_CLK				IMX8QM_MLB_CLK			0
    665  1.1  jmcneill #define IMX8QM_MLB_CLK_AUD_SAI3_RXFS				IMX8QM_MLB_CLK			1
    666  1.1  jmcneill #define IMX8QM_MLB_CLK_LSIO_GPIO3_IO27				IMX8QM_MLB_CLK			3
    667  1.1  jmcneill #define IMX8QM_MLB_DATA_CONN_MLB_DATA				IMX8QM_MLB_DATA			0
    668  1.1  jmcneill #define IMX8QM_MLB_DATA_AUD_SAI3_RXD				IMX8QM_MLB_DATA			1
    669  1.1  jmcneill #define IMX8QM_MLB_DATA_LSIO_GPIO3_IO28				IMX8QM_MLB_DATA			3
    670  1.1  jmcneill #define IMX8QM_FLEXCAN0_RX_DMA_FLEXCAN0_RX			IMX8QM_FLEXCAN0_RX		0
    671  1.1  jmcneill #define IMX8QM_FLEXCAN0_RX_LSIO_GPIO3_IO29			IMX8QM_FLEXCAN0_RX		3
    672  1.1  jmcneill #define IMX8QM_FLEXCAN0_TX_DMA_FLEXCAN0_TX			IMX8QM_FLEXCAN0_TX		0
    673  1.1  jmcneill #define IMX8QM_FLEXCAN0_TX_LSIO_GPIO3_IO30			IMX8QM_FLEXCAN0_TX		3
    674  1.1  jmcneill #define IMX8QM_FLEXCAN1_RX_DMA_FLEXCAN1_RX			IMX8QM_FLEXCAN1_RX		0
    675  1.1  jmcneill #define IMX8QM_FLEXCAN1_RX_LSIO_GPIO3_IO31			IMX8QM_FLEXCAN1_RX		3
    676  1.1  jmcneill #define IMX8QM_FLEXCAN1_TX_DMA_FLEXCAN1_TX			IMX8QM_FLEXCAN1_TX		0
    677  1.1  jmcneill #define IMX8QM_FLEXCAN1_TX_LSIO_GPIO4_IO00			IMX8QM_FLEXCAN1_TX		3
    678  1.1  jmcneill #define IMX8QM_FLEXCAN2_RX_DMA_FLEXCAN2_RX			IMX8QM_FLEXCAN2_RX		0
    679  1.1  jmcneill #define IMX8QM_FLEXCAN2_RX_LSIO_GPIO4_IO01			IMX8QM_FLEXCAN2_RX		3
    680  1.1  jmcneill #define IMX8QM_FLEXCAN2_TX_DMA_FLEXCAN2_TX			IMX8QM_FLEXCAN2_TX		0
    681  1.1  jmcneill #define IMX8QM_FLEXCAN2_TX_LSIO_GPIO4_IO02			IMX8QM_FLEXCAN2_TX		3
    682  1.1  jmcneill #define IMX8QM_USB_SS3_TC0_DMA_I2C1_SCL				IMX8QM_USB_SS3_TC0		0
    683  1.1  jmcneill #define IMX8QM_USB_SS3_TC0_CONN_USB_OTG1_PWR			IMX8QM_USB_SS3_TC0		1
    684  1.1  jmcneill #define IMX8QM_USB_SS3_TC0_LSIO_GPIO4_IO03			IMX8QM_USB_SS3_TC0		3
    685  1.1  jmcneill #define IMX8QM_USB_SS3_TC1_DMA_I2C1_SCL				IMX8QM_USB_SS3_TC1		0
    686  1.1  jmcneill #define IMX8QM_USB_SS3_TC1_CONN_USB_OTG2_PWR			IMX8QM_USB_SS3_TC1		1
    687  1.1  jmcneill #define IMX8QM_USB_SS3_TC1_LSIO_GPIO4_IO04			IMX8QM_USB_SS3_TC1		3
    688  1.1  jmcneill #define IMX8QM_USB_SS3_TC2_DMA_I2C1_SDA				IMX8QM_USB_SS3_TC2		0
    689  1.1  jmcneill #define IMX8QM_USB_SS3_TC2_CONN_USB_OTG1_OC			IMX8QM_USB_SS3_TC2		1
    690  1.1  jmcneill #define IMX8QM_USB_SS3_TC2_LSIO_GPIO4_IO05			IMX8QM_USB_SS3_TC2		3
    691  1.1  jmcneill #define IMX8QM_USB_SS3_TC3_DMA_I2C1_SDA				IMX8QM_USB_SS3_TC3		0
    692  1.1  jmcneill #define IMX8QM_USB_SS3_TC3_CONN_USB_OTG2_OC			IMX8QM_USB_SS3_TC3		1
    693  1.1  jmcneill #define IMX8QM_USB_SS3_TC3_LSIO_GPIO4_IO06			IMX8QM_USB_SS3_TC3		3
    694  1.1  jmcneill #define IMX8QM_USDHC1_RESET_B_CONN_USDHC1_RESET_B		IMX8QM_USDHC1_RESET_B		0
    695  1.1  jmcneill #define IMX8QM_USDHC1_RESET_B_LSIO_GPIO4_IO07			IMX8QM_USDHC1_RESET_B		3
    696  1.1  jmcneill #define IMX8QM_USDHC1_VSELECT_CONN_USDHC1_VSELECT		IMX8QM_USDHC1_VSELECT		0
    697  1.1  jmcneill #define IMX8QM_USDHC1_VSELECT_LSIO_GPIO4_IO08			IMX8QM_USDHC1_VSELECT		3
    698  1.1  jmcneill #define IMX8QM_USDHC2_RESET_B_CONN_USDHC2_RESET_B		IMX8QM_USDHC2_RESET_B		0
    699  1.1  jmcneill #define IMX8QM_USDHC2_RESET_B_LSIO_GPIO4_IO09			IMX8QM_USDHC2_RESET_B		3
    700  1.1  jmcneill #define IMX8QM_USDHC2_VSELECT_CONN_USDHC2_VSELECT		IMX8QM_USDHC2_VSELECT		0
    701  1.1  jmcneill #define IMX8QM_USDHC2_VSELECT_LSIO_GPIO4_IO10			IMX8QM_USDHC2_VSELECT		3
    702  1.1  jmcneill #define IMX8QM_USDHC2_WP_CONN_USDHC2_WP				IMX8QM_USDHC2_WP		0
    703  1.1  jmcneill #define IMX8QM_USDHC2_WP_LSIO_GPIO4_IO11			IMX8QM_USDHC2_WP		3
    704  1.1  jmcneill #define IMX8QM_USDHC2_CD_B_CONN_USDHC2_CD_B			IMX8QM_USDHC2_CD_B		0
    705  1.1  jmcneill #define IMX8QM_USDHC2_CD_B_LSIO_GPIO4_IO12			IMX8QM_USDHC2_CD_B		3
    706  1.1  jmcneill #define IMX8QM_ENET0_MDIO_CONN_ENET0_MDIO			IMX8QM_ENET0_MDIO		0
    707  1.1  jmcneill #define IMX8QM_ENET0_MDIO_DMA_I2C4_SDA				IMX8QM_ENET0_MDIO		1
    708  1.1  jmcneill #define IMX8QM_ENET0_MDIO_LSIO_GPIO4_IO13			IMX8QM_ENET0_MDIO		3
    709  1.1  jmcneill #define IMX8QM_ENET0_MDC_CONN_ENET0_MDC				IMX8QM_ENET0_MDC		0
    710  1.1  jmcneill #define IMX8QM_ENET0_MDC_DMA_I2C4_SCL				IMX8QM_ENET0_MDC		1
    711  1.1  jmcneill #define IMX8QM_ENET0_MDC_LSIO_GPIO4_IO14			IMX8QM_ENET0_MDC		3
    712  1.1  jmcneill #define IMX8QM_ENET0_REFCLK_125M_25M_CONN_ENET0_REFCLK_125M_25M	IMX8QM_ENET0_REFCLK_125M_25M	0
    713  1.1  jmcneill #define IMX8QM_ENET0_REFCLK_125M_25M_CONN_ENET0_PPS		IMX8QM_ENET0_REFCLK_125M_25M	1
    714  1.1  jmcneill #define IMX8QM_ENET0_REFCLK_125M_25M_LSIO_GPIO4_IO15		IMX8QM_ENET0_REFCLK_125M_25M	3
    715  1.1  jmcneill #define IMX8QM_ENET1_REFCLK_125M_25M_CONN_ENET1_REFCLK_125M_25M	IMX8QM_ENET1_REFCLK_125M_25M	0
    716  1.1  jmcneill #define IMX8QM_ENET1_REFCLK_125M_25M_CONN_ENET1_PPS		IMX8QM_ENET1_REFCLK_125M_25M	1
    717  1.1  jmcneill #define IMX8QM_ENET1_REFCLK_125M_25M_LSIO_GPIO4_IO16		IMX8QM_ENET1_REFCLK_125M_25M	3
    718  1.1  jmcneill #define IMX8QM_ENET1_MDIO_CONN_ENET1_MDIO			IMX8QM_ENET1_MDIO		0
    719  1.1  jmcneill #define IMX8QM_ENET1_MDIO_DMA_I2C4_SDA				IMX8QM_ENET1_MDIO		1
    720  1.1  jmcneill #define IMX8QM_ENET1_MDIO_LSIO_GPIO4_IO17			IMX8QM_ENET1_MDIO		3
    721  1.1  jmcneill #define IMX8QM_ENET1_MDC_CONN_ENET1_MDC				IMX8QM_ENET1_MDC		0
    722  1.1  jmcneill #define IMX8QM_ENET1_MDC_DMA_I2C4_SCL				IMX8QM_ENET1_MDC		1
    723  1.1  jmcneill #define IMX8QM_ENET1_MDC_LSIO_GPIO4_IO18			IMX8QM_ENET1_MDC		3
    724  1.1  jmcneill #define IMX8QM_QSPI1A_SS0_B_LSIO_QSPI1A_SS0_B			IMX8QM_QSPI1A_SS0_B		0
    725  1.1  jmcneill #define IMX8QM_QSPI1A_SS0_B_LSIO_GPIO4_IO19			IMX8QM_QSPI1A_SS0_B		3
    726  1.1  jmcneill #define IMX8QM_QSPI1A_SS1_B_LSIO_QSPI1A_SS1_B			IMX8QM_QSPI1A_SS1_B		0
    727  1.1  jmcneill #define IMX8QM_QSPI1A_SS1_B_LSIO_QSPI1A_SCLK2			IMX8QM_QSPI1A_SS1_B		1
    728  1.1  jmcneill #define IMX8QM_QSPI1A_SS1_B_LSIO_GPIO4_IO20			IMX8QM_QSPI1A_SS1_B		3
    729  1.1  jmcneill #define IMX8QM_QSPI1A_SCLK_LSIO_QSPI1A_SCLK			IMX8QM_QSPI1A_SCLK		0
    730  1.1  jmcneill #define IMX8QM_QSPI1A_SCLK_LSIO_GPIO4_IO21			IMX8QM_QSPI1A_SCLK		3
    731  1.1  jmcneill #define IMX8QM_QSPI1A_DQS_LSIO_QSPI1A_DQS			IMX8QM_QSPI1A_DQS		0
    732  1.1  jmcneill #define IMX8QM_QSPI1A_DQS_LSIO_GPIO4_IO22			IMX8QM_QSPI1A_DQS		3
    733  1.1  jmcneill #define IMX8QM_QSPI1A_DATA3_LSIO_QSPI1A_DATA3			IMX8QM_QSPI1A_DATA3		0
    734  1.1  jmcneill #define IMX8QM_QSPI1A_DATA3_DMA_I2C1_SDA			IMX8QM_QSPI1A_DATA3		1
    735  1.1  jmcneill #define IMX8QM_QSPI1A_DATA3_CONN_USB_OTG1_OC			IMX8QM_QSPI1A_DATA3		2
    736  1.1  jmcneill #define IMX8QM_QSPI1A_DATA3_LSIO_GPIO4_IO23			IMX8QM_QSPI1A_DATA3		3
    737  1.1  jmcneill #define IMX8QM_QSPI1A_DATA2_LSIO_QSPI1A_DATA2			IMX8QM_QSPI1A_DATA2		0
    738  1.1  jmcneill #define IMX8QM_QSPI1A_DATA2_DMA_I2C1_SCL			IMX8QM_QSPI1A_DATA2		1
    739  1.1  jmcneill #define IMX8QM_QSPI1A_DATA2_CONN_USB_OTG2_PWR			IMX8QM_QSPI1A_DATA2		2
    740  1.1  jmcneill #define IMX8QM_QSPI1A_DATA2_LSIO_GPIO4_IO24			IMX8QM_QSPI1A_DATA2		3
    741  1.1  jmcneill #define IMX8QM_QSPI1A_DATA1_LSIO_QSPI1A_DATA1			IMX8QM_QSPI1A_DATA1		0
    742  1.1  jmcneill #define IMX8QM_QSPI1A_DATA1_DMA_I2C1_SDA			IMX8QM_QSPI1A_DATA1		1
    743  1.1  jmcneill #define IMX8QM_QSPI1A_DATA1_CONN_USB_OTG2_OC			IMX8QM_QSPI1A_DATA1		2
    744  1.1  jmcneill #define IMX8QM_QSPI1A_DATA1_LSIO_GPIO4_IO25			IMX8QM_QSPI1A_DATA1		3
    745  1.1  jmcneill #define IMX8QM_QSPI1A_DATA0_LSIO_QSPI1A_DATA0			IMX8QM_QSPI1A_DATA0		0
    746  1.1  jmcneill #define IMX8QM_QSPI1A_DATA0_LSIO_GPIO4_IO26			IMX8QM_QSPI1A_DATA0		3
    747  1.1  jmcneill #define IMX8QM_QSPI0A_DATA0_LSIO_QSPI0A_DATA0			IMX8QM_QSPI0A_DATA0		0
    748  1.1  jmcneill #define IMX8QM_QSPI0A_DATA1_LSIO_QSPI0A_DATA1			IMX8QM_QSPI0A_DATA1		0
    749  1.1  jmcneill #define IMX8QM_QSPI0A_DATA2_LSIO_QSPI0A_DATA2			IMX8QM_QSPI0A_DATA2		0
    750  1.1  jmcneill #define IMX8QM_QSPI0A_DATA3_LSIO_QSPI0A_DATA3			IMX8QM_QSPI0A_DATA3		0
    751  1.1  jmcneill #define IMX8QM_QSPI0A_DQS_LSIO_QSPI0A_DQS			IMX8QM_QSPI0A_DQS		0
    752  1.1  jmcneill #define IMX8QM_QSPI0A_SS0_B_LSIO_QSPI0A_SS0_B			IMX8QM_QSPI0A_SS0_B		0
    753  1.1  jmcneill #define IMX8QM_QSPI0A_SS1_B_LSIO_QSPI0A_SS1_B			IMX8QM_QSPI0A_SS1_B		0
    754  1.1  jmcneill #define IMX8QM_QSPI0A_SS1_B_LSIO_QSPI0A_SCLK2			IMX8QM_QSPI0A_SS1_B		1
    755  1.1  jmcneill #define IMX8QM_QSPI0A_SCLK_LSIO_QSPI0A_SCLK			IMX8QM_QSPI0A_SCLK		0
    756  1.1  jmcneill #define IMX8QM_QSPI0B_SCLK_LSIO_QSPI0B_SCLK			IMX8QM_QSPI0B_SCLK		0
    757  1.1  jmcneill #define IMX8QM_QSPI0B_DATA0_LSIO_QSPI0B_DATA0			IMX8QM_QSPI0B_DATA0		0
    758  1.1  jmcneill #define IMX8QM_QSPI0B_DATA1_LSIO_QSPI0B_DATA1			IMX8QM_QSPI0B_DATA1		0
    759  1.1  jmcneill #define IMX8QM_QSPI0B_DATA2_LSIO_QSPI0B_DATA2			IMX8QM_QSPI0B_DATA2		0
    760  1.1  jmcneill #define IMX8QM_QSPI0B_DATA3_LSIO_QSPI0B_DATA3			IMX8QM_QSPI0B_DATA3		0
    761  1.1  jmcneill #define IMX8QM_QSPI0B_DQS_LSIO_QSPI0B_DQS			IMX8QM_QSPI0B_DQS		0
    762  1.1  jmcneill #define IMX8QM_QSPI0B_SS0_B_LSIO_QSPI0B_SS0_B			IMX8QM_QSPI0B_SS0_B		0
    763  1.1  jmcneill #define IMX8QM_QSPI0B_SS1_B_LSIO_QSPI0B_SS1_B			IMX8QM_QSPI0B_SS1_B		0
    764  1.1  jmcneill #define IMX8QM_QSPI0B_SS1_B_LSIO_QSPI0B_SCLK2			IMX8QM_QSPI0B_SS1_B		1
    765  1.1  jmcneill #define IMX8QM_PCIE_CTRL0_CLKREQ_B_HSIO_PCIE0_CLKREQ_B		IMX8QM_PCIE_CTRL0_CLKREQ_B	0
    766  1.1  jmcneill #define IMX8QM_PCIE_CTRL0_CLKREQ_B_LSIO_GPIO4_IO27		IMX8QM_PCIE_CTRL0_CLKREQ_B	3
    767  1.1  jmcneill #define IMX8QM_PCIE_CTRL0_WAKE_B_HSIO_PCIE0_WAKE_B		IMX8QM_PCIE_CTRL0_WAKE_B	0
    768  1.1  jmcneill #define IMX8QM_PCIE_CTRL0_WAKE_B_LSIO_GPIO4_IO28		IMX8QM_PCIE_CTRL0_WAKE_B	3
    769  1.1  jmcneill #define IMX8QM_PCIE_CTRL0_PERST_B_HSIO_PCIE0_PERST_B		IMX8QM_PCIE_CTRL0_PERST_B	0
    770  1.1  jmcneill #define IMX8QM_PCIE_CTRL0_PERST_B_LSIO_GPIO4_IO29		IMX8QM_PCIE_CTRL0_PERST_B	3
    771  1.1  jmcneill #define IMX8QM_PCIE_CTRL1_CLKREQ_B_HSIO_PCIE1_CLKREQ_B		IMX8QM_PCIE_CTRL1_CLKREQ_B	0
    772  1.1  jmcneill #define IMX8QM_PCIE_CTRL1_CLKREQ_B_DMA_I2C1_SDA			IMX8QM_PCIE_CTRL1_CLKREQ_B	1
    773  1.1  jmcneill #define IMX8QM_PCIE_CTRL1_CLKREQ_B_CONN_USB_OTG2_OC		IMX8QM_PCIE_CTRL1_CLKREQ_B	2
    774  1.1  jmcneill #define IMX8QM_PCIE_CTRL1_CLKREQ_B_LSIO_GPIO4_IO30		IMX8QM_PCIE_CTRL1_CLKREQ_B	3
    775  1.1  jmcneill #define IMX8QM_PCIE_CTRL1_WAKE_B_HSIO_PCIE1_WAKE_B		IMX8QM_PCIE_CTRL1_WAKE_B	0
    776  1.1  jmcneill #define IMX8QM_PCIE_CTRL1_WAKE_B_DMA_I2C1_SCL			IMX8QM_PCIE_CTRL1_WAKE_B	1
    777  1.1  jmcneill #define IMX8QM_PCIE_CTRL1_WAKE_B_CONN_USB_OTG2_PWR		IMX8QM_PCIE_CTRL1_WAKE_B	2
    778  1.1  jmcneill #define IMX8QM_PCIE_CTRL1_WAKE_B_LSIO_GPIO4_IO31		IMX8QM_PCIE_CTRL1_WAKE_B	3
    779  1.1  jmcneill #define IMX8QM_PCIE_CTRL1_PERST_B_HSIO_PCIE1_PERST_B		IMX8QM_PCIE_CTRL1_PERST_B	0
    780  1.1  jmcneill #define IMX8QM_PCIE_CTRL1_PERST_B_DMA_I2C1_SCL			IMX8QM_PCIE_CTRL1_PERST_B	1
    781  1.1  jmcneill #define IMX8QM_PCIE_CTRL1_PERST_B_CONN_USB_OTG1_PWR		IMX8QM_PCIE_CTRL1_PERST_B	2
    782  1.1  jmcneill #define IMX8QM_PCIE_CTRL1_PERST_B_LSIO_GPIO5_IO00		IMX8QM_PCIE_CTRL1_PERST_B	3
    783  1.1  jmcneill #define IMX8QM_USB_HSIC0_DATA_CONN_USB_HSIC0_DATA		IMX8QM_USB_HSIC0_DATA		0
    784  1.1  jmcneill #define IMX8QM_USB_HSIC0_DATA_DMA_I2C1_SDA			IMX8QM_USB_HSIC0_DATA		1
    785  1.1  jmcneill #define IMX8QM_USB_HSIC0_DATA_LSIO_GPIO5_IO01			IMX8QM_USB_HSIC0_DATA		3
    786  1.1  jmcneill #define IMX8QM_USB_HSIC0_STROBE_CONN_USB_HSIC0_STROBE		IMX8QM_USB_HSIC0_STROBE		0
    787  1.1  jmcneill #define IMX8QM_USB_HSIC0_STROBE_DMA_I2C1_SCL			IMX8QM_USB_HSIC0_STROBE		1
    788  1.1  jmcneill #define IMX8QM_USB_HSIC0_STROBE_LSIO_GPIO5_IO02			IMX8QM_USB_HSIC0_STROBE		3
    789  1.1  jmcneill #define IMX8QM_EMMC0_CLK_CONN_EMMC0_CLK				IMX8QM_EMMC0_CLK		0
    790  1.1  jmcneill #define IMX8QM_EMMC0_CLK_CONN_NAND_READY_B			IMX8QM_EMMC0_CLK		1
    791  1.1  jmcneill #define IMX8QM_EMMC0_CMD_CONN_EMMC0_CMD				IMX8QM_EMMC0_CMD		0
    792  1.1  jmcneill #define IMX8QM_EMMC0_CMD_CONN_NAND_DQS				IMX8QM_EMMC0_CMD		1
    793  1.1  jmcneill #define IMX8QM_EMMC0_CMD_AUD_MQS_R				IMX8QM_EMMC0_CMD		2
    794  1.1  jmcneill #define IMX8QM_EMMC0_CMD_LSIO_GPIO5_IO03			IMX8QM_EMMC0_CMD		3
    795  1.1  jmcneill #define IMX8QM_EMMC0_DATA0_CONN_EMMC0_DATA0			IMX8QM_EMMC0_DATA0		0
    796  1.1  jmcneill #define IMX8QM_EMMC0_DATA0_CONN_NAND_DATA00			IMX8QM_EMMC0_DATA0		1
    797  1.1  jmcneill #define IMX8QM_EMMC0_DATA0_LSIO_GPIO5_IO04			IMX8QM_EMMC0_DATA0		3
    798  1.1  jmcneill #define IMX8QM_EMMC0_DATA1_CONN_EMMC0_DATA1			IMX8QM_EMMC0_DATA1		0
    799  1.1  jmcneill #define IMX8QM_EMMC0_DATA1_CONN_NAND_DATA01			IMX8QM_EMMC0_DATA1		1
    800  1.1  jmcneill #define IMX8QM_EMMC0_DATA1_LSIO_GPIO5_IO05			IMX8QM_EMMC0_DATA1		3
    801  1.1  jmcneill #define IMX8QM_EMMC0_DATA2_CONN_EMMC0_DATA2			IMX8QM_EMMC0_DATA2		0
    802  1.1  jmcneill #define IMX8QM_EMMC0_DATA2_CONN_NAND_DATA02			IMX8QM_EMMC0_DATA2		1
    803  1.1  jmcneill #define IMX8QM_EMMC0_DATA2_LSIO_GPIO5_IO06			IMX8QM_EMMC0_DATA2		3
    804  1.1  jmcneill #define IMX8QM_EMMC0_DATA3_CONN_EMMC0_DATA3			IMX8QM_EMMC0_DATA3		0
    805  1.1  jmcneill #define IMX8QM_EMMC0_DATA3_CONN_NAND_DATA03			IMX8QM_EMMC0_DATA3		1
    806  1.1  jmcneill #define IMX8QM_EMMC0_DATA3_LSIO_GPIO5_IO07			IMX8QM_EMMC0_DATA3		3
    807  1.1  jmcneill #define IMX8QM_EMMC0_DATA4_CONN_EMMC0_DATA4			IMX8QM_EMMC0_DATA4		0
    808  1.1  jmcneill #define IMX8QM_EMMC0_DATA4_CONN_NAND_DATA04			IMX8QM_EMMC0_DATA4		1
    809  1.1  jmcneill #define IMX8QM_EMMC0_DATA4_LSIO_GPIO5_IO08			IMX8QM_EMMC0_DATA4		3
    810  1.1  jmcneill #define IMX8QM_EMMC0_DATA5_CONN_EMMC0_DATA5			IMX8QM_EMMC0_DATA5		0
    811  1.1  jmcneill #define IMX8QM_EMMC0_DATA5_CONN_NAND_DATA05			IMX8QM_EMMC0_DATA5		1
    812  1.1  jmcneill #define IMX8QM_EMMC0_DATA5_LSIO_GPIO5_IO09			IMX8QM_EMMC0_DATA5		3
    813  1.1  jmcneill #define IMX8QM_EMMC0_DATA6_CONN_EMMC0_DATA6			IMX8QM_EMMC0_DATA6		0
    814  1.1  jmcneill #define IMX8QM_EMMC0_DATA6_CONN_NAND_DATA06			IMX8QM_EMMC0_DATA6		1
    815  1.1  jmcneill #define IMX8QM_EMMC0_DATA6_LSIO_GPIO5_IO10			IMX8QM_EMMC0_DATA6		3
    816  1.1  jmcneill #define IMX8QM_EMMC0_DATA7_CONN_EMMC0_DATA7			IMX8QM_EMMC0_DATA7		0
    817  1.1  jmcneill #define IMX8QM_EMMC0_DATA7_CONN_NAND_DATA07			IMX8QM_EMMC0_DATA7		1
    818  1.1  jmcneill #define IMX8QM_EMMC0_DATA7_LSIO_GPIO5_IO11			IMX8QM_EMMC0_DATA7		3
    819  1.1  jmcneill #define IMX8QM_EMMC0_STROBE_CONN_EMMC0_STROBE			IMX8QM_EMMC0_STROBE		0
    820  1.1  jmcneill #define IMX8QM_EMMC0_STROBE_CONN_NAND_CLE			IMX8QM_EMMC0_STROBE		1
    821  1.1  jmcneill #define IMX8QM_EMMC0_STROBE_LSIO_GPIO5_IO12			IMX8QM_EMMC0_STROBE		3
    822  1.1  jmcneill #define IMX8QM_EMMC0_RESET_B_CONN_EMMC0_RESET_B			IMX8QM_EMMC0_RESET_B		0
    823  1.1  jmcneill #define IMX8QM_EMMC0_RESET_B_CONN_NAND_WP_B			IMX8QM_EMMC0_RESET_B		1
    824  1.1  jmcneill #define IMX8QM_EMMC0_RESET_B_CONN_USDHC1_VSELECT		IMX8QM_EMMC0_RESET_B		2
    825  1.1  jmcneill #define IMX8QM_EMMC0_RESET_B_LSIO_GPIO5_IO13			IMX8QM_EMMC0_RESET_B		3
    826  1.1  jmcneill #define IMX8QM_USDHC1_CLK_CONN_USDHC1_CLK			IMX8QM_USDHC1_CLK		0
    827  1.1  jmcneill #define IMX8QM_USDHC1_CLK_AUD_MQS_R				IMX8QM_USDHC1_CLK		1
    828  1.1  jmcneill #define IMX8QM_USDHC1_CMD_CONN_USDHC1_CMD			IMX8QM_USDHC1_CMD		0
    829  1.1  jmcneill #define IMX8QM_USDHC1_CMD_AUD_MQS_L				IMX8QM_USDHC1_CMD		1
    830  1.1  jmcneill #define IMX8QM_USDHC1_CMD_LSIO_GPIO5_IO14			IMX8QM_USDHC1_CMD		3
    831  1.1  jmcneill #define IMX8QM_USDHC1_DATA0_CONN_USDHC1_DATA0			IMX8QM_USDHC1_DATA0		0
    832  1.1  jmcneill #define IMX8QM_USDHC1_DATA0_CONN_NAND_RE_N			IMX8QM_USDHC1_DATA0		1
    833  1.1  jmcneill #define IMX8QM_USDHC1_DATA0_LSIO_GPIO5_IO15			IMX8QM_USDHC1_DATA0		3
    834  1.1  jmcneill #define IMX8QM_USDHC1_DATA1_CONN_USDHC1_DATA1			IMX8QM_USDHC1_DATA1		0
    835  1.1  jmcneill #define IMX8QM_USDHC1_DATA1_CONN_NAND_RE_P			IMX8QM_USDHC1_DATA1		1
    836  1.1  jmcneill #define IMX8QM_USDHC1_DATA1_LSIO_GPIO5_IO16			IMX8QM_USDHC1_DATA1		3
    837  1.1  jmcneill #define IMX8QM_USDHC1_DATA2_CONN_USDHC1_DATA2			IMX8QM_USDHC1_DATA2		0
    838  1.1  jmcneill #define IMX8QM_USDHC1_DATA2_CONN_NAND_DQS_N			IMX8QM_USDHC1_DATA2		1
    839  1.1  jmcneill #define IMX8QM_USDHC1_DATA2_LSIO_GPIO5_IO17			IMX8QM_USDHC1_DATA2		3
    840  1.1  jmcneill #define IMX8QM_USDHC1_DATA3_CONN_USDHC1_DATA3			IMX8QM_USDHC1_DATA3		0
    841  1.1  jmcneill #define IMX8QM_USDHC1_DATA3_CONN_NAND_DQS_P			IMX8QM_USDHC1_DATA3		1
    842  1.1  jmcneill #define IMX8QM_USDHC1_DATA3_LSIO_GPIO5_IO18			IMX8QM_USDHC1_DATA3		3
    843  1.1  jmcneill #define IMX8QM_USDHC1_DATA4_CONN_USDHC1_DATA4			IMX8QM_USDHC1_DATA4		0
    844  1.1  jmcneill #define IMX8QM_USDHC1_DATA4_CONN_NAND_CE0_B			IMX8QM_USDHC1_DATA4		1
    845  1.1  jmcneill #define IMX8QM_USDHC1_DATA4_AUD_MQS_R				IMX8QM_USDHC1_DATA4		2
    846  1.1  jmcneill #define IMX8QM_USDHC1_DATA4_LSIO_GPIO5_IO19			IMX8QM_USDHC1_DATA4		3
    847  1.1  jmcneill #define IMX8QM_USDHC1_DATA5_CONN_USDHC1_DATA5			IMX8QM_USDHC1_DATA5		0
    848  1.1  jmcneill #define IMX8QM_USDHC1_DATA5_CONN_NAND_RE_B			IMX8QM_USDHC1_DATA5		1
    849  1.1  jmcneill #define IMX8QM_USDHC1_DATA5_AUD_MQS_L				IMX8QM_USDHC1_DATA5		2
    850  1.1  jmcneill #define IMX8QM_USDHC1_DATA5_LSIO_GPIO5_IO20			IMX8QM_USDHC1_DATA5		3
    851  1.1  jmcneill #define IMX8QM_USDHC1_DATA6_CONN_USDHC1_DATA6			IMX8QM_USDHC1_DATA6		0
    852  1.1  jmcneill #define IMX8QM_USDHC1_DATA6_CONN_NAND_WE_B			IMX8QM_USDHC1_DATA6		1
    853  1.1  jmcneill #define IMX8QM_USDHC1_DATA6_CONN_USDHC1_WP			IMX8QM_USDHC1_DATA6		2
    854  1.1  jmcneill #define IMX8QM_USDHC1_DATA6_LSIO_GPIO5_IO21			IMX8QM_USDHC1_DATA6		3
    855  1.1  jmcneill #define IMX8QM_USDHC1_DATA7_CONN_USDHC1_DATA7			IMX8QM_USDHC1_DATA7		0
    856  1.1  jmcneill #define IMX8QM_USDHC1_DATA7_CONN_NAND_ALE			IMX8QM_USDHC1_DATA7		1
    857  1.1  jmcneill #define IMX8QM_USDHC1_DATA7_CONN_USDHC1_CD_B			IMX8QM_USDHC1_DATA7		2
    858  1.1  jmcneill #define IMX8QM_USDHC1_DATA7_LSIO_GPIO5_IO22			IMX8QM_USDHC1_DATA7		3
    859  1.1  jmcneill #define IMX8QM_USDHC1_STROBE_CONN_USDHC1_STROBE			IMX8QM_USDHC1_STROBE		0
    860  1.1  jmcneill #define IMX8QM_USDHC1_STROBE_CONN_NAND_CE1_B			IMX8QM_USDHC1_STROBE		1
    861  1.1  jmcneill #define IMX8QM_USDHC1_STROBE_CONN_USDHC1_RESET_B		IMX8QM_USDHC1_STROBE		2
    862  1.1  jmcneill #define IMX8QM_USDHC1_STROBE_LSIO_GPIO5_IO23			IMX8QM_USDHC1_STROBE		3
    863  1.1  jmcneill #define IMX8QM_USDHC2_CLK_CONN_USDHC2_CLK			IMX8QM_USDHC2_CLK		0
    864  1.1  jmcneill #define IMX8QM_USDHC2_CLK_AUD_MQS_R				IMX8QM_USDHC2_CLK		1
    865  1.1  jmcneill #define IMX8QM_USDHC2_CLK_LSIO_GPIO5_IO24			IMX8QM_USDHC2_CLK		3
    866  1.1  jmcneill #define IMX8QM_USDHC2_CMD_CONN_USDHC2_CMD			IMX8QM_USDHC2_CMD		0
    867  1.1  jmcneill #define IMX8QM_USDHC2_CMD_AUD_MQS_L				IMX8QM_USDHC2_CMD		1
    868  1.1  jmcneill #define IMX8QM_USDHC2_CMD_LSIO_GPIO5_IO25			IMX8QM_USDHC2_CMD		3
    869  1.1  jmcneill #define IMX8QM_USDHC2_DATA0_CONN_USDHC2_DATA0			IMX8QM_USDHC2_DATA0		0
    870  1.1  jmcneill #define IMX8QM_USDHC2_DATA0_DMA_UART4_RX			IMX8QM_USDHC2_DATA0		1
    871  1.1  jmcneill #define IMX8QM_USDHC2_DATA0_LSIO_GPIO5_IO26			IMX8QM_USDHC2_DATA0		3
    872  1.1  jmcneill #define IMX8QM_USDHC2_DATA1_CONN_USDHC2_DATA1			IMX8QM_USDHC2_DATA1		0
    873  1.1  jmcneill #define IMX8QM_USDHC2_DATA1_DMA_UART4_TX			IMX8QM_USDHC2_DATA1		1
    874  1.1  jmcneill #define IMX8QM_USDHC2_DATA1_LSIO_GPIO5_IO27			IMX8QM_USDHC2_DATA1		3
    875  1.1  jmcneill #define IMX8QM_USDHC2_DATA2_CONN_USDHC2_DATA2			IMX8QM_USDHC2_DATA2		0
    876  1.1  jmcneill #define IMX8QM_USDHC2_DATA2_DMA_UART4_CTS_B			IMX8QM_USDHC2_DATA2		1
    877  1.1  jmcneill #define IMX8QM_USDHC2_DATA2_LSIO_GPIO5_IO28			IMX8QM_USDHC2_DATA2		3
    878  1.1  jmcneill #define IMX8QM_USDHC2_DATA3_CONN_USDHC2_DATA3			IMX8QM_USDHC2_DATA3		0
    879  1.1  jmcneill #define IMX8QM_USDHC2_DATA3_DMA_UART4_RTS_B			IMX8QM_USDHC2_DATA3		1
    880  1.1  jmcneill #define IMX8QM_USDHC2_DATA3_LSIO_GPIO5_IO29			IMX8QM_USDHC2_DATA3		3
    881  1.1  jmcneill #define IMX8QM_ENET0_RGMII_TXC_CONN_ENET0_RGMII_TXC		IMX8QM_ENET0_RGMII_TXC		0
    882  1.1  jmcneill #define IMX8QM_ENET0_RGMII_TXC_CONN_ENET0_RCLK50M_OUT		IMX8QM_ENET0_RGMII_TXC		1
    883  1.1  jmcneill #define IMX8QM_ENET0_RGMII_TXC_CONN_ENET0_RCLK50M_IN		IMX8QM_ENET0_RGMII_TXC		2
    884  1.1  jmcneill #define IMX8QM_ENET0_RGMII_TXC_LSIO_GPIO5_IO30			IMX8QM_ENET0_RGMII_TXC		3
    885  1.1  jmcneill #define IMX8QM_ENET0_RGMII_TX_CTL_CONN_ENET0_RGMII_TX_CTL	IMX8QM_ENET0_RGMII_TX_CTL	0
    886  1.1  jmcneill #define IMX8QM_ENET0_RGMII_TX_CTL_LSIO_GPIO5_IO31		IMX8QM_ENET0_RGMII_TX_CTL	3
    887  1.1  jmcneill #define IMX8QM_ENET0_RGMII_TXD0_CONN_ENET0_RGMII_TXD0		IMX8QM_ENET0_RGMII_TXD0		0
    888  1.1  jmcneill #define IMX8QM_ENET0_RGMII_TXD0_LSIO_GPIO6_IO00			IMX8QM_ENET0_RGMII_TXD0		3
    889  1.1  jmcneill #define IMX8QM_ENET0_RGMII_TXD1_CONN_ENET0_RGMII_TXD1		IMX8QM_ENET0_RGMII_TXD1		0
    890  1.1  jmcneill #define IMX8QM_ENET0_RGMII_TXD1_LSIO_GPIO6_IO01			IMX8QM_ENET0_RGMII_TXD1		3
    891  1.1  jmcneill #define IMX8QM_ENET0_RGMII_TXD2_CONN_ENET0_RGMII_TXD2		IMX8QM_ENET0_RGMII_TXD2		0
    892  1.1  jmcneill #define IMX8QM_ENET0_RGMII_TXD2_DMA_UART3_TX			IMX8QM_ENET0_RGMII_TXD2		1
    893  1.1  jmcneill #define IMX8QM_ENET0_RGMII_TXD2_VPU_TSI_S1_VID			IMX8QM_ENET0_RGMII_TXD2		2
    894  1.1  jmcneill #define IMX8QM_ENET0_RGMII_TXD2_LSIO_GPIO6_IO02			IMX8QM_ENET0_RGMII_TXD2		3
    895  1.1  jmcneill #define IMX8QM_ENET0_RGMII_TXD3_CONN_ENET0_RGMII_TXD3		IMX8QM_ENET0_RGMII_TXD3		0
    896  1.1  jmcneill #define IMX8QM_ENET0_RGMII_TXD3_DMA_UART3_RTS_B			IMX8QM_ENET0_RGMII_TXD3		1
    897  1.1  jmcneill #define IMX8QM_ENET0_RGMII_TXD3_VPU_TSI_S1_SYNC			IMX8QM_ENET0_RGMII_TXD3		2
    898  1.1  jmcneill #define IMX8QM_ENET0_RGMII_TXD3_LSIO_GPIO6_IO03			IMX8QM_ENET0_RGMII_TXD3		3
    899  1.1  jmcneill #define IMX8QM_ENET0_RGMII_RXC_CONN_ENET0_RGMII_RXC		IMX8QM_ENET0_RGMII_RXC		0
    900  1.1  jmcneill #define IMX8QM_ENET0_RGMII_RXC_DMA_UART3_CTS_B			IMX8QM_ENET0_RGMII_RXC		1
    901  1.1  jmcneill #define IMX8QM_ENET0_RGMII_RXC_VPU_TSI_S1_DATA			IMX8QM_ENET0_RGMII_RXC		2
    902  1.1  jmcneill #define IMX8QM_ENET0_RGMII_RXC_LSIO_GPIO6_IO04			IMX8QM_ENET0_RGMII_RXC		3
    903  1.1  jmcneill #define IMX8QM_ENET0_RGMII_RX_CTL_CONN_ENET0_RGMII_RX_CTL	IMX8QM_ENET0_RGMII_RX_CTL	0
    904  1.1  jmcneill #define IMX8QM_ENET0_RGMII_RX_CTL_VPU_TSI_S0_VID		IMX8QM_ENET0_RGMII_RX_CTL	2
    905  1.1  jmcneill #define IMX8QM_ENET0_RGMII_RX_CTL_LSIO_GPIO6_IO05		IMX8QM_ENET0_RGMII_RX_CTL	3
    906  1.1  jmcneill #define IMX8QM_ENET0_RGMII_RXD0_CONN_ENET0_RGMII_RXD0		IMX8QM_ENET0_RGMII_RXD0		0
    907  1.1  jmcneill #define IMX8QM_ENET0_RGMII_RXD0_VPU_TSI_S0_SYNC			IMX8QM_ENET0_RGMII_RXD0		2
    908  1.1  jmcneill #define IMX8QM_ENET0_RGMII_RXD0_LSIO_GPIO6_IO06			IMX8QM_ENET0_RGMII_RXD0		3
    909  1.1  jmcneill #define IMX8QM_ENET0_RGMII_RXD1_CONN_ENET0_RGMII_RXD1		IMX8QM_ENET0_RGMII_RXD1		0
    910  1.1  jmcneill #define IMX8QM_ENET0_RGMII_RXD1_VPU_TSI_S0_DATA			IMX8QM_ENET0_RGMII_RXD1		2
    911  1.1  jmcneill #define IMX8QM_ENET0_RGMII_RXD1_LSIO_GPIO6_IO07			IMX8QM_ENET0_RGMII_RXD1		3
    912  1.1  jmcneill #define IMX8QM_ENET0_RGMII_RXD2_CONN_ENET0_RGMII_RXD2		IMX8QM_ENET0_RGMII_RXD2		0
    913  1.1  jmcneill #define IMX8QM_ENET0_RGMII_RXD2_CONN_ENET0_RMII_RX_ER		IMX8QM_ENET0_RGMII_RXD2		1
    914  1.1  jmcneill #define IMX8QM_ENET0_RGMII_RXD2_VPU_TSI_S0_CLK			IMX8QM_ENET0_RGMII_RXD2		2
    915  1.1  jmcneill #define IMX8QM_ENET0_RGMII_RXD2_LSIO_GPIO6_IO08			IMX8QM_ENET0_RGMII_RXD2		3
    916  1.1  jmcneill #define IMX8QM_ENET0_RGMII_RXD3_CONN_ENET0_RGMII_RXD3		IMX8QM_ENET0_RGMII_RXD3		0
    917  1.1  jmcneill #define IMX8QM_ENET0_RGMII_RXD3_DMA_UART3_RX			IMX8QM_ENET0_RGMII_RXD3		1
    918  1.1  jmcneill #define IMX8QM_ENET0_RGMII_RXD3_VPU_TSI_S1_CLK			IMX8QM_ENET0_RGMII_RXD3		2
    919  1.1  jmcneill #define IMX8QM_ENET0_RGMII_RXD3_LSIO_GPIO6_IO09			IMX8QM_ENET0_RGMII_RXD3		3
    920  1.1  jmcneill #define IMX8QM_ENET1_RGMII_TXC_CONN_ENET1_RGMII_TXC		IMX8QM_ENET1_RGMII_TXC		0
    921  1.1  jmcneill #define IMX8QM_ENET1_RGMII_TXC_CONN_ENET1_RCLK50M_OUT		IMX8QM_ENET1_RGMII_TXC		1
    922  1.1  jmcneill #define IMX8QM_ENET1_RGMII_TXC_CONN_ENET1_RCLK50M_IN		IMX8QM_ENET1_RGMII_TXC		2
    923  1.1  jmcneill #define IMX8QM_ENET1_RGMII_TXC_LSIO_GPIO6_IO10			IMX8QM_ENET1_RGMII_TXC		3
    924  1.1  jmcneill #define IMX8QM_ENET1_RGMII_TX_CTL_CONN_ENET1_RGMII_TX_CTL	IMX8QM_ENET1_RGMII_TX_CTL	0
    925  1.1  jmcneill #define IMX8QM_ENET1_RGMII_TX_CTL_LSIO_GPIO6_IO11		IMX8QM_ENET1_RGMII_TX_CTL	3
    926  1.1  jmcneill #define IMX8QM_ENET1_RGMII_TXD0_CONN_ENET1_RGMII_TXD0		IMX8QM_ENET1_RGMII_TXD0		0
    927  1.1  jmcneill #define IMX8QM_ENET1_RGMII_TXD0_LSIO_GPIO6_IO12			IMX8QM_ENET1_RGMII_TXD0		3
    928  1.1  jmcneill #define IMX8QM_ENET1_RGMII_TXD1_CONN_ENET1_RGMII_TXD1		IMX8QM_ENET1_RGMII_TXD1		0
    929  1.1  jmcneill #define IMX8QM_ENET1_RGMII_TXD1_LSIO_GPIO6_IO13			IMX8QM_ENET1_RGMII_TXD1		3
    930  1.1  jmcneill #define IMX8QM_ENET1_RGMII_TXD2_CONN_ENET1_RGMII_TXD2		IMX8QM_ENET1_RGMII_TXD2		0
    931  1.1  jmcneill #define IMX8QM_ENET1_RGMII_TXD2_DMA_UART3_TX			IMX8QM_ENET1_RGMII_TXD2		1
    932  1.1  jmcneill #define IMX8QM_ENET1_RGMII_TXD2_VPU_TSI_S1_VID			IMX8QM_ENET1_RGMII_TXD2		2
    933  1.1  jmcneill #define IMX8QM_ENET1_RGMII_TXD2_LSIO_GPIO6_IO14			IMX8QM_ENET1_RGMII_TXD2		3
    934  1.1  jmcneill #define IMX8QM_ENET1_RGMII_TXD3_CONN_ENET1_RGMII_TXD3		IMX8QM_ENET1_RGMII_TXD3		0
    935  1.1  jmcneill #define IMX8QM_ENET1_RGMII_TXD3_DMA_UART3_RTS_B			IMX8QM_ENET1_RGMII_TXD3		1
    936  1.1  jmcneill #define IMX8QM_ENET1_RGMII_TXD3_VPU_TSI_S1_SYNC			IMX8QM_ENET1_RGMII_TXD3		2
    937  1.1  jmcneill #define IMX8QM_ENET1_RGMII_TXD3_LSIO_GPIO6_IO15			IMX8QM_ENET1_RGMII_TXD3		3
    938  1.1  jmcneill #define IMX8QM_ENET1_RGMII_RXC_CONN_ENET1_RGMII_RXC		IMX8QM_ENET1_RGMII_RXC		0
    939  1.1  jmcneill #define IMX8QM_ENET1_RGMII_RXC_DMA_UART3_CTS_B			IMX8QM_ENET1_RGMII_RXC		1
    940  1.1  jmcneill #define IMX8QM_ENET1_RGMII_RXC_VPU_TSI_S1_DATA			IMX8QM_ENET1_RGMII_RXC		2
    941  1.1  jmcneill #define IMX8QM_ENET1_RGMII_RXC_LSIO_GPIO6_IO16			IMX8QM_ENET1_RGMII_RXC		3
    942  1.1  jmcneill #define IMX8QM_ENET1_RGMII_RX_CTL_CONN_ENET1_RGMII_RX_CTL	IMX8QM_ENET1_RGMII_RX_CTL	0
    943  1.1  jmcneill #define IMX8QM_ENET1_RGMII_RX_CTL_VPU_TSI_S0_VID		IMX8QM_ENET1_RGMII_RX_CTL	2
    944  1.1  jmcneill #define IMX8QM_ENET1_RGMII_RX_CTL_LSIO_GPIO6_IO17		IMX8QM_ENET1_RGMII_RX_CTL	3
    945  1.1  jmcneill #define IMX8QM_ENET1_RGMII_RXD0_CONN_ENET1_RGMII_RXD0		IMX8QM_ENET1_RGMII_RXD0		0
    946  1.1  jmcneill #define IMX8QM_ENET1_RGMII_RXD0_VPU_TSI_S0_SYNC			IMX8QM_ENET1_RGMII_RXD0		2
    947  1.1  jmcneill #define IMX8QM_ENET1_RGMII_RXD0_LSIO_GPIO6_IO18			IMX8QM_ENET1_RGMII_RXD0		3
    948  1.1  jmcneill #define IMX8QM_ENET1_RGMII_RXD1_CONN_ENET1_RGMII_RXD1		IMX8QM_ENET1_RGMII_RXD1		0
    949  1.1  jmcneill #define IMX8QM_ENET1_RGMII_RXD1_VPU_TSI_S0_DATA			IMX8QM_ENET1_RGMII_RXD1		2
    950  1.1  jmcneill #define IMX8QM_ENET1_RGMII_RXD1_LSIO_GPIO6_IO19			IMX8QM_ENET1_RGMII_RXD1		3
    951  1.1  jmcneill #define IMX8QM_ENET1_RGMII_RXD2_CONN_ENET1_RGMII_RXD2		IMX8QM_ENET1_RGMII_RXD2		0
    952  1.1  jmcneill #define IMX8QM_ENET1_RGMII_RXD2_CONN_ENET1_RMII_RX_ER		IMX8QM_ENET1_RGMII_RXD2		1
    953  1.1  jmcneill #define IMX8QM_ENET1_RGMII_RXD2_VPU_TSI_S0_CLK			IMX8QM_ENET1_RGMII_RXD2		2
    954  1.1  jmcneill #define IMX8QM_ENET1_RGMII_RXD2_LSIO_GPIO6_IO20			IMX8QM_ENET1_RGMII_RXD2		3
    955  1.1  jmcneill #define IMX8QM_ENET1_RGMII_RXD3_CONN_ENET1_RGMII_RXD3		IMX8QM_ENET1_RGMII_RXD3		0
    956  1.1  jmcneill #define IMX8QM_ENET1_RGMII_RXD3_DMA_UART3_RX			IMX8QM_ENET1_RGMII_RXD3		1
    957  1.1  jmcneill #define IMX8QM_ENET1_RGMII_RXD3_VPU_TSI_S1_CLK			IMX8QM_ENET1_RGMII_RXD3		2
    958  1.1  jmcneill #define IMX8QM_ENET1_RGMII_RXD3_LSIO_GPIO6_IO21			IMX8QM_ENET1_RGMII_RXD3		3
    959  1.1  jmcneill #define IMX8QM_COMP_CTL_GPIO_1V8_3V3_ENET_ENETB_PAD		IMX8QM_COMP_CTL_GPIO_1V8_3V3_ENET_ENETB		0
    960  1.1  jmcneill #define IMX8QM_COMP_CTL_GPIO_1V8_3V3_ENET_ENETA_PAD		IMX8QM_COMP_CTL_GPIO_1V8_3V3_ENET_ENETA		0
    961  1.1  jmcneill 
    962  1.1  jmcneill #endif /* _IMX8QM_PADS_H */
    963